VS1053B / VS1063A EQUALIZER

VSMPG “VLSI Solution Audio Decoder”

Project Code:
Project Name: VSMPG

All information in this document is provided as-is without warranty. Features are subject to change without notice.

<table>
<thead>
<tr>
<th>Rev.</th>
<th>Date</th>
<th>Author</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.11</td>
<td>2013-12-19</td>
<td>HH</td>
<td>Added Chapter 7, Frequency Responses. Software is the same as in v1.10.</td>
</tr>
<tr>
<td>1.10</td>
<td>2013-10-25</td>
<td>HH</td>
<td>Added 7-band equalizer designer, Chapter 4.</td>
</tr>
<tr>
<td>1.01</td>
<td>2013-10-24</td>
<td>HH</td>
<td>Corrected error in Example 2 in Chapter 3.1.</td>
</tr>
<tr>
<td>1.00</td>
<td>2013-10-23</td>
<td>HH</td>
<td>Initial release.</td>
</tr>
</tbody>
</table>
Contents

VS1053b / VS1063a Equalizer Front Page 1

Table of Contents 2

1 Introduction 3

2 The VS1053b / VS1063a Equalizer 4
   2.1 Limitations and Requirements 4

3 Running VS1053b / VS1063a Equalizer 5
   3.1 VS1053b / VS1063a Equalizer Read Registers 5

4 Using the 7-Band Equalizer Designer 6

5 Setting Filters Manually 7

6 Support Functions 8
   6.1 Function Set7Chan() Implementation 8
   6.2 Function SetFilter() Implementation 9
   6.3 Function WriteSci() Implementation 9
       6.3.1 Loading and Starting the Code 10

7 Frequency Responses 11
   7.1 Frequency Responses: 7-Band Equalizer 11
   7.2 Frequency Responses: Single Filters 14

8 How to Load a Plugin 17

9 Contact Information 18

List of Figures

1 7-Band Equalizer: One band set to +12 dB, others at 0 dB. 11
2 7-Band Equalizer: One band set to -12 dB, others at 0 dB. 12
3 7-Band Equalizer: Examples with different band gains 13
4 Single filter: Effect of gain. 14
5 Single filter: Effect of center frequency. 15
6 Single filter: Effect of Q factor. 16
1 Introduction

This document is an instruction manual on how to use the VS1053b / VS1063a equalizer.

Chapter 2 describes the application. Chapter 3 show how to set it up and run it.

The filters can be used in two different ways: either by using a 7-Band Equalizer Designer as shown in Chapter 4, or by designing filters manually as shown in Chapter 5.

Support functions needed to use the application are shown in Chapter 6.

Chapter 7 presents the filter frequency responses.

Chapter 8 tells how to load plugin code to a VS10XX chip.

Finally, Chapter 9 contains VLSI Solution’s contact information.


2 The VS1053b / VS1063a Equalizer

The VS1053b / VS1063a Equalizer application allows the VS10x3 IC to act as a multi-channel equalizer.

When running the application, other functions of VS10x3 is not available.

Some key features of the equalizer are:

- Runs at 48 kHz.
- Audio delay approximately 3 ms.
- Upto 22 / 28 equalization filters available for VS1053b and VS1063a, respectively. Note: A stereo channel uses two filters.
- Alternatively, a 7-Band Equalizer Designer can be used.
- Multi-IC binary, compatible with both VS1053b and VS1063a.
- The application sets VS10x3 to its maximum in-spec clock rate.

The VS1053b / VS1063a Equalizer is available as an application, downloadable at http://www.vlsi.fi/en/support/software/vs10xxapplications.html.

2.1 Limitations and Requirements

- For the sample rate to be exactly 48 kHz, the crystal needs to be 12.288 MHz. With other clocks, the internal sample rate is $f_s = \frac{48 \times c}{12.288}$ where $c$ is the crystal frequency in MHz.
3 Running VS1053b / VS1063a Equalizer

There are several registers that may be read by the user, presented in Chapter 3.1.

The equalizer filters can be set in two ways.

Chapter 4 shows how to set the equalized using the automatic 7-Band Equalizer Designer. The designer uses up to 26 filter channels to create an equalizer that would have the best available audio quality and interband rejection. This is the recommended method for users without a deep signal processing or equalizer background.

Chapter 5 explains how to set individual filters manually. Manual setting is only recommended for users that want to realize a filter system that cannot be created with the 7-Band Equalizer Designer.

3.1 VS1053b / VS1063a Equalizer Read Registers

After starting the equalizer, the following registers can be read by the user:

<table>
<thead>
<tr>
<th>Register</th>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SCI_AICtrl0</td>
<td>15:8</td>
<td>Always 0.</td>
</tr>
<tr>
<td></td>
<td>7:0</td>
<td>Current internal buffer fill state (debug).</td>
</tr>
<tr>
<td>SCI_AICtrl1</td>
<td>15:1</td>
<td>Always 0.</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>0 = Enough CPU, 1 = internal overflow. Register may be cleared by the user.</td>
</tr>
<tr>
<td>SCI_AICtrl1</td>
<td>15:0</td>
<td>Not used.</td>
</tr>
<tr>
<td>SCI_AICtrl3</td>
<td>15:8</td>
<td>Maximum number of filters available with this IC.</td>
</tr>
<tr>
<td></td>
<td>7:0</td>
<td>Current number of filters used.</td>
</tr>
</tbody>
</table>
4 Using the 7-Band Equalizer Designer

When the 7-Band Equalizer Designer is used, the memory locations that the application needs to write to are as follows:

<table>
<thead>
<tr>
<th>Function</th>
<th>X Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>64 Hz amplification in dB*256, signed two’s complement</td>
<td>0x1800</td>
</tr>
<tr>
<td>160 Hz amplification in dB*256, signed two’s complement</td>
<td>0x1801</td>
</tr>
<tr>
<td>400 Hz amplification in dB*256, signed two’s complement</td>
<td>0x1802</td>
</tr>
<tr>
<td>Set to 0</td>
<td>0x1803</td>
</tr>
<tr>
<td>1000 Hz amplification in dB*256, signed two’s complement</td>
<td>0x1804</td>
</tr>
<tr>
<td>2500 Hz amplification in dB*256, signed two’s complement</td>
<td>0x1805</td>
</tr>
<tr>
<td>6250 Hz amplification in dB*256, signed two’s complement</td>
<td>0x1806</td>
</tr>
<tr>
<td>Set to 0</td>
<td>0x1807</td>
</tr>
<tr>
<td>15600 Hz amplification in dB*256, signed two’s complement</td>
<td>0x1808</td>
</tr>
<tr>
<td>Set to 0</td>
<td>0x1809</td>
</tr>
<tr>
<td>Set to 0</td>
<td>0x180A</td>
</tr>
<tr>
<td>Set to 8 (activates designer)</td>
<td>0x180B</td>
</tr>
</tbody>
</table>

The user first sets the requested amplifications (recommended range -36...+18 dB), then activates the designer. The designer will create up to 26 filters to best implement the 7-band equalizer as well as possible.

When the 7-Band Equalizer Designer is used, any previous filters designed manually (Chapter 5) will be removed. The filters the designer has created will be located in memory locations 19..31.

Example:
To set a 7-band filter which greatly emphasizes bass and treble, the following code could be used:

```c
// 64 160 400 1000 2500 6250 15600 Hz
u_int16 dBTab[7] = {12.0, 5.0, 1.0, -1.5, -3.0, 2.0, 6.0};

Set7Chan(dBTab);
```

The implementation for Set7Chan() is provided in Chapter 6.1.
5 Setting Filters Manually

There are 32 filter memory locations available to the user. When the application is started, all memory location are cleared. The memory locations are located in data memory as follows:

<table>
<thead>
<tr>
<th>Memory Location</th>
<th>X Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0x1800</td>
</tr>
<tr>
<td>1</td>
<td>0x1804</td>
</tr>
<tr>
<td>2</td>
<td>0x1808</td>
</tr>
<tr>
<td>3</td>
<td>0x18c</td>
</tr>
<tr>
<td>...</td>
<td>...</td>
</tr>
<tr>
<td>31</td>
<td>0x187c</td>
</tr>
</tbody>
</table>

Each filter memory location contains the following fields which may be set by the user:

<table>
<thead>
<tr>
<th>Offset</th>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>15:0</td>
<td>Filter center frequency (Hz). Recommended range is 20...20000 Hz.</td>
</tr>
<tr>
<td>1</td>
<td>15:0</td>
<td>Filter amplification (dB * 256, signed two's complement). Recommended range is -36...+18 dB.</td>
</tr>
<tr>
<td>2</td>
<td>15:0</td>
<td>Filter Q factor (Q * 256, unsigned). Recommended range is 0.1...10.</td>
</tr>
<tr>
<td>3</td>
<td>15:4</td>
<td>Unused</td>
</tr>
<tr>
<td>3</td>
<td>3</td>
<td>Reserved, set to 0.</td>
</tr>
<tr>
<td>3</td>
<td>2</td>
<td>1 = Apply filter to left channel.</td>
</tr>
<tr>
<td>3</td>
<td>1</td>
<td>1 = Apply filter to right channel.</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>1 = Update filter. This needs to be clear before new values can be written to, and must be set by the user. See examples below.</td>
</tr>
</tbody>
</table>

Example 1:
To set a 12.5 dB lifting filter at 2000 Hz with a Q factor of 2 to both channels at filter memory location 3, do the following:

```c
// mem Hz dB Q l r
SetFilter( 3, 2000, 12.5, 2.0, 1, 1);
```

Example 2:
To turn the previous filter off, do the following:

```c
// mem Hz dB Q l r
SetFilter( 3, 0, 0.0, 0.0, 0, 0); // Only last two zeroes are significant
```

The implementation for SetFilter() is provided in Chapter 6.2.
6 Support Functions

This chapter provides implementations for functions used in this document.

6.1 Function Set7Chan() Implementation

#define SCI_WRAMADDR 7
#define SCI_WRAM 6

// Parameter is a 7-long vector of dB values for
// 64, 160, 400, 1000, 2500, 6250, and 15600 Hz

void Set7Chan(const double *dB) {
    // Check that a previous filter update is not going on,
    // and wait if necessary.
    do {
        WriteSci(SCI_WRAMADDR, 0x180B);
    } while (ReadSci(SCI_WRAM) & 8);

    // Set new equalizer values
    WriteSci(SCI_WRAMADDR, 0x1800);
    WriteSci(SCI_WRAM, (s_int16)(dB[0]*256.0));
    WriteSci(SCI_WRAM, (s_int16)(dB[1]*256.0));
    WriteSci(SCI_WRAM, (s_int16)(dB[2]*256.0));
    WriteSci(SCI_WRAM, 0);
    WriteSci(SCI_WRAM, (s_int16)(dB[3]*256.0));
    WriteSci(SCI_WRAM, (s_int16)(dB[4]*256.0));
    WriteSci(SCI_WRAM, (s_int16)(dB[5]*256.0));
    WriteSci(SCI_WRAM, 0);
    WriteSci(SCI_WRAM, (s_int16)(dB[6]*256.0));
    WriteSci(SCI_WRAM, 0);
    WriteSci(SCI_WRAM, 0); // Activate filter designer
}
6.2 Function SetFilter() Implementation

#define SCI_WRAMADDR 7
#define SCI_WRAM 6

// Sets one manual filter.
void SetFilter(u_int16 memoryLocation, u_int16 freqHz, double dB, double q, s_int16 left, s_int16 right) {
// Check that a previous filter update is not going on,
// and wait if necessary.
do {
    WriteSci(SCI_WRAMADDR, 0x1800 + memoryLocation*4 + 3);
} while (ReadSci(SCI_WRAM) & 1);

// Do our filter update
WriteSci(SCI_WRAMADDR, 0x1800 + memoryLocation*4);
WriteSci(SCI_WRAM, freqHz);
WriteSci(SCI_WRAM, (s_int16)(dB*256.0));
WriteSci(SCI_WRAM, (u_int16)( q*256.0));
WriteSci(SCI_WRAM, (left?4:0)|(right?2:0)|1); // Left, right, update
}

6.3 Function WriteSci() Implementation

// This pseudo-code shows how to write to VS10xx’s SCI
// (serial command interface) SPI bus. You need to write
// your own implementation for your own microcontroller.

void WriteSci(u_int16 addr, u_int16 data) {
    AssertSpiChipSelect();
    WriteSpiByte(2); // 2 = write, 3 = read
    WriteSpiByte(addr); // SCI register number
    WriteSpiByte(data>>8); // 8 MSb’s of data
    WriteSpiByte(data&0xff); // 8 LSb’s of data
    DeassertSpiChipSelect();
}
6.3.1 Loading and Starting the Code

To load and start the VS1053b WAV PCM Recorder, do the following steps:

1. Start up VS1053b/VS1063a in a normal fashion. There is no need to set the clock register. Do not set SCI_BASS (2) to anything else than the default 0.
2. Disable any potential user application by setting SCI_AIADDR (10) to 0.
3. Load the application (Chapter 8).
4. Activate the application by writing 0x34 to register SCI_AIADDR (10).
5. Wait until DREQ pin goes high.
6. No filters are on by default, so now you will hear unprocessed sound.
7. Start setting filters.
7 Frequency Responses

This Chapter shows example frequency responses for the filters designed either with the 7-Band Equalizer Designer (Chapter 7.1), or manually (Chapter 7.2). All examples have been generated by running the equalizer software on the VSDSP processor from a digital input to a digital output.

7.1 Frequency Responses: 7-Band Equalizer

All of the figures in this Chapter are for the VS1063.

Figure 1: 7-Band Equalizer: One band set to +12 dB

Figure ?? shows the frequency responses for the 7-band equalizer when each of the seven bands are set to +12 dB, while all others are set to 0 dB.
Figure 2 shows the frequency responses for the 7-band equalizer when each of the seven bands are set to -12 dB, while all others are set to 0 dB.
Figure 3: 7-Band Equalizer: Examples with different band gains

Figure ?? shows the frequency responses for the 7-band equalizer with four different settings. The first setting is an “all-neutral” setting with all bands set to 0 dB.

The two next ones are different “loudness” curves.

The last example shows how the 7-band filter uses additional filters to smooth its frequency response: while four adjacent bands are set to +12 dB, you can see seven peaks in the frequency response: the four main bands, as well as an extra band between each of them.
7.2 Frequency Responses: Single Filters

Figure 4: Single filter: Effect of gain.

Figure 4 shows how gain affects a single filter set to 1 kHz, Q=1.0.
Figure 5: Single filter: Effect of center frequency.

Figure 5 shows how center frequency affects a single filter set to Q=1.0, gain=+12 dB.

Note that filter frequency responses are symmetrical on a logarithmic frequency scale. A slight exception to this are the filters that are close to zero frequency or fs/2 (24000 Hz).
Figure 6: Single filter: Effect of Q factor.

Figure 6 shows how Q factor affects a single filter set to 1 kHz, gain=+12 dB.
8 How to Load a Plugin

A plugin file (.plg) contains a data file that contains one unsigned 16-bit vector called plugin. The file is in an interleaved and RLE compressed format. An example of a plugin vector is:

```c
const unsigned short plugin[10] = { /* Compressed plugin */
  0x0007, 0x0001, 0x8260,
  0x0006, 0x0002, 0x1234, 0x5678,
  0x0006, 0x8004, 0xabcd,
};
```

The vector is decoded as follows:
1. Read register address number `addr` and repeat number `n`.
2. If `n & 0x8000U`, write the next word `n` times to register `addr`.
3. Else write next `n` words to register `addr`.
4. Continue until table has been exhausted.

The example vector first tells to write 0x8260 to register 7. Then write 2 words, 0x1234 and 0x5678, to register 6. Finally, write 0xabcd 4 times to register 6.

Assuming the vector is in vector `plugin[]`, a full decoder in C language is provided below:

```c
void WriteVS10xxRegister(unsigned short addr, unsigned short value);

void LoadUserCode(void) {
  int i = 0;

  while (i<sizeof(plugin)/sizeof(plugin[0])) {
    unsigned short addr, n, val;
    addr = plugin[i++];
    n = plugin[i++];
    if (n & 0x8000U) { /* RLE run, replicate n samples */
      n &= 0x7FFF;
      val = plugin[i++];
      while (n--) {
        WriteVS10xxRegister(addr, val);
      }
    } else { /* Copy run, copy n samples */
      while (n--) {
        val = plugin[i++];
        WriteVS10xxRegister(addr, val);
      }
    }
  }
}
```
9 Contact Information

VLSI Solution Oy
Entrance G, 2nd floor
Hermiankatu 8
FI-33720 Tampere
FINLAND

Fax: +358-3-3140-8288
Phone: +358-3-3140-8200
Commercial e-mail: sales@vlsi.fi
URL: http://www.vlsi.fi/

For technical support or suggestions regarding this document, please participate at
http://www.vsdsp-forum.com/
For confidential technical discussions, contact
support@vlsi.fi