VS_DSP²
USER’S MANUAL

Revision 2.6

March 8, 2001

Revision history:

Rev. 2.6 March 8, 2001 Added long-X decoding
Rev. 2.5 January 5, 2001 Core parameter table and explanation updated
Rev. 2.4 October 16, 2000 Minor corrections to the instruction coding chapter
Rev. 2.3 October 10, 2000 Minor corrections to L-flag references
Rev. 2.2 May 25, 2000 L flag added
Rev. 2.1 October 4, 1999 Instruction coding corrected
Rev. 2.0 July 9, 1999 Revisioned for VS_DSP2
Rev. 1.2 December 8, 1998 Typos corrected
Rev. 1.1 September 7, 1998 ASHL, LSHL removed
Rev. 1.0 April 27, 1998 First release
## Contents

1 Introduction .......................... 1
  1.1 Overview .......................... 1
      1.1.1 Functional Units ............... 1
      1.1.2 Parameters ..................... 3
      1.1.3 Extensions ..................... 3
      1.1.4 Instruction Set ................. 5
  1.2 VS_DSP Development System ......... 6
  1.3 Organization of This Manual ....... 7

2 Datapath ............................. 8
  2.1 Overview .......................... 8
  2.2 Arithmetic ........................ 10
  2.3 Flags and Mode Bits ............... 10
  2.4 ALU ............................... 10
  2.5 Multiplier ........................ 12
  2.6 Guard bit registers ............... 12

3 Data Address Generator .............. 13
  3.1 Architecture Overview ............ 13
      3.1.1 Index Register File .......... 14
      3.1.2 Address ALU .................. 14
3.1.3 Flags ................................................. 14

3.2 Post-modification Modes .................................. 15
  3.2.1 Linear Post-increment/decrement ..................... 15
  3.2.2 Modulo Post-increment/decrement (Optional) ...... 16
  3.2.3 Bit Reversal (Optional) .......................... 17

4 Program control ........................................... 18
  4.1 Architecture Overview ................................ 18
    4.1.1 Instruction Decode ................................ 19
    4.1.2 Instruction Address Generator ................. 19
    4.1.3 Interrupt Control ................................. 20
  4.2 Programming Model .................................... 21
    4.2.1 PC ........................................... 21
    4.2.2 LR0 ........................................ 22
    4.2.3 LR1 ........................................ 22
    4.2.4 MR0 ........................................ 22
    4.2.5 MR1 ........................................ 23
    4.2.6 LS (optional) ................................ 23
    4.2.7 IPR0 ........................................ 23
    4.2.8 IPR1 ........................................ 23
    4.2.9 LE (optional) ................................ 23
    4.2.10 LC (optional) ................................. 24

5 Control Flow .............................................. 25
  5.1 Jumps ................................................ 25
  5.2 Loops (Optional) .................................... 27
  5.3 Interrupts ............................................ 28
    5.3.1 Interrupt Mechanism ............................. 28
5.3.2 Interrupt Routines .............................................. 30
5.4 System Reset ......................................................... 32
5.5 Halt ................................................................. 33

6 Instruction Set Reference ............................................. 34
6.1 Programming Model .................................................. 34
6.2 Flags and Mode Bits ................................................ 35
  6.2.1 Loop (L) .......................................................... 35
  6.2.2 Index X (X) ....................................................... 36
  6.2.3 Index Y (Y) ....................................................... 36
  6.2.4 Zero (Z) .......................................................... 36
  6.2.5 Negative (N) ...................................................... 36
  6.2.6 Overflow (V) ..................................................... 36
  6.2.7 Extension (E) ..................................................... 36
  6.2.8 Carry (C) ........................................................ 37
  6.2.9 Saturation (S) .................................................... 37
  6.2.10 Integer (I) ....................................................... 37
  6.2.11 Rounding (R) ................................................... 37
6.3 List of Instructions ................................................... 38
6.4 Instruction Descriptions ............................................. 40
6.5 Instruction Sequence Restrictions .................................. 55
  6.5.1 Loop Register Restrictions .................................... 55
  6.5.2 Conditional Jump Restrictions ................................ 55

7 Instruction Coding ...................................................... 57
7.1 General Instruction Composition ................................... 57
7.2 Opcode Field ........................................................ 57
7.3 Control Code ........................................................ 58
7.4 Arithmetic Operands .............................................. 60
7.5 Move Encoding ......................................................... 63
7.6 Addressing Modes ....................................................... 64
7.7 Constant Loading ....................................................... 66

8 Software Examples ................................................. 68
8.1 Single-Precision FIR Transversal Filter .......................... 68
8.2 Double-Precision FIR Transversal Filter ......................... 69
8.3 Cascaded Biquad IIR Filter ......................................... 71
8.4 Single-Precision Matrix Multiply ................................. 72
8.5 Floating-Point Multiplication and Addition ....................... 74
Chapter 1

Introduction

1.1 Overview

VS_DSP is a parameterized and extensible DSP core. The different manifestations of the core share a common general architecture and instruction set. The core can be used to build application specific integrated circuits (ASICs) and standard products (ASSPs). The core is available in several CMOS fabrication processes, and can be promptly ported to any normal CMOS process line.

This manual provides introduction to the general architecture, parameters, and extension attachment. The instruction set reference is also included. Separate manuals describe the associated software development tools and development boards.

1.1.1 Functional Units

The basic VS_DSP architecture is shown in Fig. 1.1. The DSP core components are described in detail in Chapters 2 – 4. This section gives an overview of the blocks shown in the architecture diagram.

The following units comprise the DSP core:

- *Datapath* — an arithmetic/logic unit (ALU) and a multiplier. Optionally a barrel shifter, a bit manipulation unit or other special computational units can be added to the core.

- *Data Address Calculation* — Two dedicated address calculation units provide addresses to data memory accesses. They enable two operands to be fetched from the data memory in parallel.

- *Program Control* — The program control fetches the instruction, generates the
1. INTRODUCTION

The following units may be attached to the core when building system ASICs or ASSPs, but they are not considered to be a part of the core:

- **Memory** — RAM and ROM (or any memory available in the particular fabrication process) can be placed on-chip. The amount of on-chip memory can be tailored to the application, the only practical limits being economical and technical limitations of the fabrication process (the resulting die size). Off-chip memory does not have any implications from the technology used. On the other hand, off-chip accesses typically go through a bus switch.
• **External Bus Switch** — Off-chip accesses can be multiplexed to a single address and data bus to save in the pin-count of the package. The use of flexible wait states enables the use of external memories with different timing characteristics.

• **Peripherals** — Serial and parallel interface ports, timers and also analog interfaces (analog-to-digital and/or digital-to-analog converters) may be attached, subject to technology limitations (analog precision available etc.). The peripherals are mapped to the data memory space of the core, and may be connected to interrupt lines.

• **Interrupt Arbitrator** — The core has a single interrupt line, but multiple interrupt priorities and interrupt nesting are supported by an external interrupt arbitration block. The hardware supports vectored interrupts.

• **Clock Generator** — The operating clocks of the core can be best provided by an on-chip phase-locked loop based clock generator. The control registers of the clock generator can be memory mapped, enabling the core software to control the clock frequency at runtime. This is important especially in systems requiring low power operation.

• **Boot Loader** — A specific piece of program ROM, containing boot-up code for loading software from a host computer or an external non-volatile memory.

### 1.1.2 Parameters

The most distinguishing feature of VS_DSP core is the use of parameters to tailor the actual implementation of the basic architecture. There are currently two basic implementations of the VS_DSP core, the full-custom version (FC) and the synthesizable VHDL version (VHDL). See Table 1.1 for the parameters, their ranges and their values for the FC and VHDL core implementations.

The parameters can be used to optimize the performance, power consumption and both core and system chip area. Especially the data word length has a major impact on the system ASIC/ASSP area because of its direct relation to the area occupied by data memories.

The parameter values are set in a hardware configuration file. The software tools can adjust their operation according to the parameter values, and the actual hardware is generated by using the very same parameters as input for either layout module generators or synthesis scripts.

### 1.1.3 Extensions

The basic set of instructions can be extended by adding custom hardware. The hardware can be incorporated as a part of the core, or as a coprocessor. The extension instruction
1. INTRODUCTION

Table 1.1: VS_DSP Parameters

<table>
<thead>
<tr>
<th>Parameter (symbol)</th>
<th>Range or format</th>
<th>FC</th>
<th>VHDL</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Data word length ( (n) )</td>
<td>8 ( \cdots ) 64 bits</td>
<td>16 bits</td>
<td>16 bits</td>
<td>Applies to data registers and buses</td>
</tr>
<tr>
<td>Data address length ( (da) )</td>
<td>8 ( \cdots ) 23 bits</td>
<td>16 bits</td>
<td>16 bits</td>
<td>( da \leq n )</td>
</tr>
<tr>
<td>Program address length ( (pa) )</td>
<td>11 ( \cdots ) 20 bits</td>
<td>16 bits</td>
<td>16 bits</td>
<td>( pa \leq n )</td>
</tr>
<tr>
<td>Multiplier input width ( (m) )</td>
<td>8 ( \cdots ) 64 bits</td>
<td>16 bits</td>
<td>16 bits</td>
<td>( m \leq n )</td>
</tr>
<tr>
<td>Accumulator guard bits ( (g) )</td>
<td>0 ( \cdots ) 16 bits</td>
<td>8 bits</td>
<td>8 bits</td>
<td>( g \leq n )</td>
</tr>
<tr>
<td># of arithmetic registers</td>
<td>4 ( \cdots ) 8, step 2</td>
<td>8</td>
<td>8</td>
<td>Register length = ( n )</td>
</tr>
<tr>
<td># of index registers</td>
<td>8, 16</td>
<td>8</td>
<td>8</td>
<td>Register length = ( da )</td>
</tr>
<tr>
<td>Modifier-only</td>
<td>binary ( (0,1) )</td>
<td>0</td>
<td>0</td>
<td>Forbids the use of odd registers for addresses</td>
</tr>
<tr>
<td>Loop hardware</td>
<td>0, 1, ( N )</td>
<td>1</td>
<td>1</td>
<td>Levels of loop hardware</td>
</tr>
<tr>
<td>(( N = 2 \cdots 8 ))</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Addressing mode mask</td>
<td>three-bit word ( (0 \cdots 7) )</td>
<td>1</td>
<td>7</td>
<td>Enable bits for modulo, bitrev and (reserved) modes</td>
</tr>
<tr>
<td>Modemask</td>
<td>( pa ) bits word</td>
<td>0x077f</td>
<td>0x7ff</td>
<td>Selects active mode bits/flags</td>
</tr>
<tr>
<td>Roundmode</td>
<td>0, 1, 2, 3</td>
<td>0</td>
<td>0</td>
<td>Selects the rounding mode implemented ( 0 = \text{truncate}, 1 = \text{round} ) ( 2 = \text{convergent } 0 ) ( 3 = \text{convergent } 1 )</td>
</tr>
</tbody>
</table>

mechanisms allow hardware-software trade-offs to be made in the application development. They also have a major impact on the power consumption by enabling a lower clock frequency to be used.

There are hooks for the following types of extensions:

- **New Operation Modes** — The operation of existing instructions can be fine-tuned by generating new operation modes which can be chosen by setting or clearing some of the (reserved) mode bits. In a similar manner, some new flags and conditions can be added.

- **New Pipeline Register Modifications.** The multiply-accumulate operation is pipelined, and it is possible to invent new ways of shifting, masking or modifying the pipeline register content when using it as an ALU (accumulation) operand.

- **New Addressing Modes.** There remains a reserved code in the addressing mode field. More addressing modes can thus be added to the architecture.

- **New Arithmetic-Logic Instructions.** There are reserved operation codes for including new ALU operations using the same register set as the basic core. This is the
way to add, e.g., barrel shifter support or special bit operations to the instruction set.

- **New Conditional Instructions.** E.g., conditional parallel moves can be coded by employing reserved bits in some instructions. This enables, e.g., conditional storage of data or pointer from registers to memory. Also ALU operations can be made conditional, if necessary.

- **Custom Logic Blocks in Parallel with the Core.** There are reserved opcodes for the inclusion of almost full-length extension instructions. A custom logic block (co-processor) can be placed in parallel with the core, and the operation is still controlled directly by the core control. This kind of instruction can also use a different set of data registers. The custom logic can be, e.g., a bit manipulation unit or a divider.

- **Memory-Mapped Co-Processors.** In addition to the tightly coupled custom logic above, the co-operating device can be also memory mapped. This kind of extension does not necessarily require a custom instruction, it can also be controlled simply by storing to and loading from the specific address. The co-processor can be almost anything, e.g., a hardware filter section, some iterative device, interface logic, or a DMA-coprocessor. The main issue in this kind of extension is that it does not need to (or cannot be) controlled by the core software anymore.

**We strongly recommend to contact the core vendor before committing to physical design of custom extensions.**

### 1.1.4 Instruction Set

The basic instruction set is common for the different instantiations of VS_DSP core, such that upward compatibility is retained when switching from a simpler version to a more versatile one. This includes all the data word lengths, optional hardware (and modes and instructions) added by the parameters, and also custom extensions. The assembly code can be directly reused, sometimes even the compiled binary code. However, the performance may only be improved by changing the critical parts of the code to use the more advanced features.

In another direction (“downward”), the stripped operations have to be compensated by replacing the extension instructions by corresponding software macros. Special care has to be taken also when decreasing the width of some address or data word length.

On C language level the compatibility is not an issue, since the tools can retarget the code to the correct core version by recompilation.

VS_DSP has a reasonable level of parallelism. The operation is pipelined in three stages (fetch – decode – execute). Within a single processor clock cycle, the core can:
1. INTRODUCTION

- Generate the next program address
- Fetch an instruction
- Decode the previously fetched instruction
- Perform up to two data moves
- Post-modify up to two data pointers
- Perform a computation on register data

Chapter 6 details the instruction set.

1.2 VS_DSP Development System

VS_DSP is supported by a comprehensive set of software and hardware for core evaluation and application system development. The VS_DSP Evaluation Kit consists of the VS_DSP Software Development Toolkit (VSKIT) and the Development Board.

VSKIT includes:

- **Assembler** — The Assembler assembles the source code and data modules, and enables, e.g., macros and include files to be used. The Assembler adapts to the parameter values given in Configuration Files.
- **Linker** — The Linker links separately assembled modules.
- **Archiver** — The Archiver enables a function library to be built by the user.
- **Configuration Files** — The Configuration Files describe the system. There is a configuration file to declare the parameter values of the core, and another file for allocating memory and mapping peripherals to the memory space.
- **Instruction Set Simulator** — The Instruction Set Simulator (ISS) reads lod- or coff-format object files generated by the Linker and performs an interactive, instruction-level simulation. The ISS uses the Configuration Files to create a correct model of the core and its surroundings. The features include disassembly, breakpoints, memory and register watch, profiling, dumping and undumping of the state (save and resume), file i/o, and generation of test vectors to be used for hardware verification.
- **Emulator User Interface** — The Emulator User Interface looks like the ISS, but it connects to the Development Board for program execution instead of using the simulator engine.
- **C Compiler** — The C Compiler reads ANSI C based source code (interleaved with some optimization constructs) and produces VS_DSP code ready to be assembled.

All software included in the VSKIT is documented in a separate manual called “VS_DSP Software Tools User’s Manual”. For further information, please refer to that manual.
1.3 Organization of This Manual

The rest of this manual is organized as follows.

- Chapter 2 describes the *datapath* in detail.
- Chapter 3 explains the addressing modes and *data address calculation unit* functionality.
- Chapter 4 describes the *program control* unit.
- Chapter 5 illustrates the *control flow* of the core.
- Chapter 6 is the *instruction set reference*, with the programming model, flags and mode bits, and a detailed description of each instruction in the basic instruction set.
- Chapter 7 describes the *instruction coding* field by field in different instruction types.
- Chapter 8 gives assembly language *software examples.*
Chapter 2

Datapath

2.1 Overview

The VS_DSP datapath architecture is depicted in Fig. 2.1.

The datapath operates with the principle of one cycle per instruction (from register to register). The $2n+g$-bit ALU implements the arithmetic (ABS, ADD, ADDC, SUB, SUBC, MAC, MSU) and logic (AND, ASR, LSL, LSLC, LSR, LSRC, NOT, OR, XOR) instructions. MUL is implemented by the separate multiplier.

The ALU has up to eight $n$-bit arithmetic registers $A_0, A_1, B_0, \ldots, D_0, D_1$. Optional guard bit registers $A_2, \ldots, D_2$ are available. These can be combined to form $2n + g$-bit accumulators $A, B, C$ and $D$. Note that $C$ and $D$ are optional.

The multiplier is a $m \times m$-bit signed/unsigned integer/fractional saturating/unsaturating multiplier. Multiplier inputs are $A_0, A_1, B_0, \ldots, D_0, D_1$. Multiplier output goes to a $2n$-bit pipeline register $P$, which can be used as an ALU operand in ADD and SUB instruction to form a MAC or MSU operation.

The data word length $n$ is a parameter, and the multiplier word length $m$ is another independent parameter. Two data buses (width $= n$) connect the datapath to off-core memories.
Figure 2.1: VS_DSP datapath.
2.2 Arithmetic

The datapath operates by default on signed (two’s complement) numbers. The multiplier has separate modes for integer and fractional multiply, selected by a bit in the mode register (see Chapter 4). The multiplier can also operate on unsigned/signed, signed/unsigned, and unsigned/unsigned operands. The type of the operands is declared in the multiply instruction, with the signed/signed operand pair as the default.

The logical operations simply consider the operands as bit patterns.

There is also a saturation mode for the multiplier and ALU, selected by a bit in the mode register (see Chapter 4). In the saturation mode, the result is interpreted as a signed number, and saturated accordingly.

2.3 Flags and Mode Bits

The processor mode/status register includes the mode bits and status flags. The bits affecting or being affected by the datapath are:

<table>
<thead>
<tr>
<th>Bit/flag</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>S</td>
<td>saturation mode</td>
</tr>
<tr>
<td>I</td>
<td>integer(1)/fractional(0) mult. mode</td>
</tr>
<tr>
<td>R</td>
<td>rounding mode</td>
</tr>
<tr>
<td>Z</td>
<td>zero flag</td>
</tr>
<tr>
<td>N</td>
<td>negative flag</td>
</tr>
<tr>
<td>V</td>
<td>overflow flag</td>
</tr>
<tr>
<td>E</td>
<td>extension flag</td>
</tr>
<tr>
<td>C</td>
<td>carry flag</td>
</tr>
</tbody>
</table>

In the saturation mode, the ALU result in arithmetic operations is saturated to the maximum positive or negative value in case the operation creates an over/underflowing result. The integer/fractional mode controls the shifter after the multiplier to output the result in a correctly aligned format. The rounding mode is implementation dependent.

Arithmetic flags are evaluated after an arithmetic operation.

2.4 ALU

The functions of the ALU and the multiplier are listed below.
### 2. DATAPATH

#### Multiplying, adding and subtracting

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Operation</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADD</td>
<td>Op1, Op2, Result</td>
<td>Add operands</td>
</tr>
<tr>
<td>ADDC</td>
<td>Op1, Op2, Result</td>
<td>Add operands with carry-in bit</td>
</tr>
<tr>
<td>SUB</td>
<td>Op1, Op2, Result</td>
<td>Subtract operands (order can be chosen)</td>
</tr>
<tr>
<td>SUBC</td>
<td>Op1, Op2, Result</td>
<td>Subtract operands with borrow-in (order can be chosen)</td>
</tr>
<tr>
<td>MUL</td>
<td>Op2, Op2, Result</td>
<td>Multiply operands (multiplier)</td>
</tr>
<tr>
<td>MAC</td>
<td>Op1, Op2, Result</td>
<td>MAC operation (ALU and multiplier)</td>
</tr>
<tr>
<td>MSU</td>
<td>Op1, Op2, Result</td>
<td>MSU operation (ALU and multiplier)</td>
</tr>
</tbody>
</table>

#### Special operations with add/sub

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Operation</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SUB</td>
<td>NULL, Op2, Result</td>
<td>Negate Op2 (two’s complement)</td>
</tr>
<tr>
<td>SUB</td>
<td>Op1, ONES, Result</td>
<td>Increment Op1</td>
</tr>
<tr>
<td>ADD</td>
<td>Op1, ONES, Result</td>
<td>Decrement Op1</td>
</tr>
<tr>
<td>ADD</td>
<td>Op1, NULL, Result</td>
<td>Pass Op1 unchanged</td>
</tr>
<tr>
<td>ADD</td>
<td>NULL, NULL, Result</td>
<td>Clear result register to zero</td>
</tr>
<tr>
<td>ADD</td>
<td>NULL, ONES, Result</td>
<td>Set result register to –1</td>
</tr>
<tr>
<td>SUB</td>
<td>NULL, ONES, Result</td>
<td>Set result register to +1</td>
</tr>
</tbody>
</table>

#### Logical

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Operation</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>AND</td>
<td>Op1, Op2, Result</td>
<td>Logical AND of Op1 and Op2</td>
</tr>
<tr>
<td>OR</td>
<td>Op1, Op2, Result</td>
<td>Logical OR of Op1 and Op2</td>
</tr>
<tr>
<td>XOR</td>
<td>Op1, Op2, Result</td>
<td>Logical XOR of Op1 and Op2</td>
</tr>
<tr>
<td>NOT</td>
<td>Op2, Result</td>
<td>Logical Not of Op2 (one’s complement)</td>
</tr>
</tbody>
</table>

#### Shifts

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Operation</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ASR</td>
<td>Op2, Result</td>
<td>Arithmetic 1-bit shift right</td>
</tr>
<tr>
<td>LSR</td>
<td>Op2, Result</td>
<td>Logical 1-bit shift right</td>
</tr>
<tr>
<td>LSRC</td>
<td>Op2, Result</td>
<td>Logical 1-bit shift right with carry-in bit</td>
</tr>
<tr>
<td>LSL</td>
<td>Op2, Result</td>
<td>Logical 1-bit shift left</td>
</tr>
<tr>
<td>LSLC</td>
<td>Op2, Result</td>
<td>Logical 1-bit shift left with carry-in bit</td>
</tr>
</tbody>
</table>

#### Miscellaneous

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Operation</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ABS</td>
<td>Op2, Result</td>
<td>Absolute value of Op2 (conditional negate)</td>
</tr>
<tr>
<td>RESP</td>
<td>Op1, Op2</td>
<td>Restore pipeline register from Op1 and Op2</td>
</tr>
</tbody>
</table>

The ALU can calculate either $2n + g$ or $n$-bit operations. The selection of operation width is made depending on the operands; if one of the operands is $2n + g$ bits wide, the operation is $2n + g$ bits and the result is stored to a $2n + g$-bit register. If both operands are $n$ bits, the operation and result are also $n$ bits and the result is stored to a $n$ bit register.

The $n$-bit operands are $A_0, A_1, B_0, \ldots, D_0, D_1$. The pseudo-registers NULL and ONES are also available and contain all zeros and all ones, respectively. NULL and ONES are considered to be $n$-bit registers for the purpose of determining the result width (see above).

The $2n + g$-bit operands are $A$, $B$, $C$ and $D$. $P$ is available as operand2. The register $A$
is formed by concatenating $A_2: A_1: A_0$. $A_0$ is the lsb part. For $2n + g$-bit calculations, also $n$-bit registers are available as operands. In this case, the register is used as the middle part of the operand. The lsb end is padded with $n$ zeros and the sign is extended to the (optional) guard bits. For example, if register $A_0$ is used as $2n + g$-bit operand, the operand is $xx: A_0: 0000$ (xx means sign extension bits).

The result of $2n + g$-bit operation is either A, B, C or D. The result of $n$-bit operation is $A_0, A_1, B_0, \ldots, D_0, D_1$. The ALU (optionally) produces negative, carry, overflow, zero and extension (guard bits in use) flags.

### 2.5 Multiplier

The multiplier is a $n \times n$ signed/unsigned integer/fractional saturating/unsaturating multiplier.

Both inputs can be interpreted either as signed or unsigned numbers, to facilitate multi-precision operations. The integer/fractional mode bit controls the 1-bit left shift of the result (fractional mode) when it is written to $P$. In fractional signed x signed multiplication, saturation is optionally (in saturation mode) included so that result of $0\times8000 \times 0\times8000$ is $0\times7fffffff$ (NOT $0\times7ffffffe!!$). The $P$ register length is $2n$ bits.

The $P$ register can be saved by executing ADD NULL, $P$, An. The high and low parts will reside in the high and low parts of the target accumulator, respectively. The restoring will take place by executing the RESP instruction.

### 2.6 Guard bit registers

Optional guard bit registers behave as an extension of registers $A_1, B_1, C_1$ and $D_1$. The following describes $A_2, B_2, C_2$ and $D_2$ function similarly, but they refer to $B_1, C_1$ and $D_1$, respectively, instead of $A_1$.

Whenever an arithmetic register $A_1$ is written to, either from data buses or from ALU, $A_2$ is written to with the sign extension of $A_1$. The only exception is when an ALU operates in $2n + g$-bit mode and ALU result is written to $A_2: A_1: A_0$. In this case the uppermost $g$ bits of ALU result are written to $A_2$.

Note that if ALU operates in $n$-bit mode and $A_1$ is the result register, the sign extension will be written to $A_2$. If $A_0$ is the result register, $A_2$ is not written to.
Chapter 3

Data Address Generator

3.1 Architecture Overview

Data Address Generator performs data address calculations and drives data address buses. It contains index registers 10 \cdots 17.

![Figure 3.1: Data Address Generator overview](image-url)
Data Address Generator contains two identical parallel address ALU units and is capable of providing two independent data addresses on each cycle. Two address registers used in addressing can be post-modified.

### 3.1.1 Index Register File

Index register file contains index registers I0 \cdots I7. Two index registers can be accessed to/from X and Y data bus each cycle.

Index registers are used to form X or Y memory addresses. The registers are accessed in pairs. Each register, designated In, has a corresponding register pair, designated \( \overline{In} \). \( \overline{In} \) is the index register the number of which is generated by inverting the LSB bit of the number of register In. For example, if I3 is In, then I2 is \( \overline{In} \).

To form X/Y addresses, In is used as the address. \( \overline{In} \) then specifies the post-modification address mode, if any. To form long X addresses (2\times dataaddress), \( \overline{In} \) and In are concatenated to form the long address.

Two index registers can be read for X/Y addresses and X/Y Address ALU index inputs, designated In in Fig. 3.1. Two index registers can be read for X/Y Address ALU modifier inputs, designated \( \overline{In} \) in Fig. 3.1. The \( \overline{In} \) is the register pair of In.

In registers used for X/Y Address ALU index inputs can be updated with address ALU outputs.

### 3.1.2 Address ALU

Address ALU can calculate three types of updated addresses, which are: linear post-inc/dec, modulo post-inc/dec and bit reversal.

Address ALU contains linear and bit reverse adders for calculating linear and bit reversed addresses. These adders are otherwise identical, but in bit reverse adder carry propagates towards LSB.

Modulo logic is capable of restoring calculated linear addresses to remain within a buffer if modulo addressing is used. The buffer length does not need to be a power of two.

The modulo and bit reverse addressing modes are separately enabled by the Addressing mode mask parameter of the core (see section 7.6). It is also possible to extend the addressing modes by an additional mode.

### 3.1.3 Flags

MR0 is the processor mode/status register. The bits affected by the address calculation are:
### 3. DATA ADDRESS GENERATOR

<table>
<thead>
<tr>
<th>Bit/flag</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>X</td>
<td>index X flag</td>
</tr>
<tr>
<td>Y</td>
<td>index Y flag</td>
</tr>
</tbody>
</table>

Index flags are evaluated whenever an index ALU is enabled. If the ALU uses modulo addressing, the flag is set if the modulo wrap-around is done. If the ALU uses addressing mode other than modulo, the flag is the sign bit of the index register used (In).

#### 3.2 Post-modification Modes

Addressing has two post modification modes specified in the instruction, post-modification by -7...+7 or post-modification by In. The coding is summarized below.

<table>
<thead>
<tr>
<th>Binary code</th>
<th>Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>rrrpppp</td>
<td>indirect [In] with post modify by pppp (-7...+7)</td>
</tr>
<tr>
<td>rrr1000</td>
<td>indirect [In] with post modification specified in In</td>
</tr>
</tbody>
</table>

If In is used to specify the post modification mode, 3 MSBs of In are used to specify the post modification mode as follows:

<table>
<thead>
<tr>
<th>Binary code</th>
<th>Modification</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>In = (In+m) (m positive)</td>
</tr>
<tr>
<td>001</td>
<td>In = (reserved)</td>
</tr>
<tr>
<td>010</td>
<td>In = (In+2%m) (optional)</td>
</tr>
<tr>
<td>011</td>
<td>In = (In−2%m) (optional)</td>
</tr>
<tr>
<td>100</td>
<td>In = (In+++%m) (optional)</td>
</tr>
<tr>
<td>101</td>
<td>In = (In−−%m) (optional)</td>
</tr>
<tr>
<td>110</td>
<td>In = (In+m) bit reverse (optional)</td>
</tr>
<tr>
<td>111</td>
<td>In = (In+m) (m negative)</td>
</tr>
</tbody>
</table>

#### 3.2.1 Linear Post-increment/decrement

Linear post-inc/dec can be an immediate pppp (-7 ... +7) modification or modification In + In.

Post-modifier mod is either immediate pppp (sign extended):

\[
\begin{align*}
\text{for each } i \text{ (AW−1 ⋯ 3):} & \quad \text{mod}[i] = \text{pppp}[3] \\
\text{for each } i \text{ (2 ⋯ 0):} & \quad \text{mod}[i] = \text{pppp}[i]
\end{align*}
\]

or modifier specified by In (sign extended):

\[
\begin{align*}
\text{for each } i \text{ (AW−1 ⋯ AW−3):} & \quad \text{mod}[i] = \text{In}[AW−3] \\
\text{for each } i \text{ (AW−4 ⋯ 0):} & \quad \text{mod}[i] = \text{In}[i]
\end{align*}
\]
Updated value for \( In \) is:

\[
In = In + \text{mod}
\]

Note that in the case of a negative modifier, \( \overline{In} \) should contain the desired modifier \( m \) in two’s complement format.

Example (0x61–0x1f=0x42 using \( In - \overline{In} \)):

\[
\begin{align*}
In &= 01100001 \quad 0x61 \ (97) \\
\overline{In} &= 11100001 \\
\text{updated } In &= 01000010 \quad 0x42 \ (66)
\end{align*}
\]

### 3.2.2 Modulo Post-increment/decrement (Optional)

In modulo addressing, calculated addresses are kept within a buffer whose length is \( M \). The lower boundary of the buffer must be an integer multiple of \( 2^k \), where \( 2^k \geq M \).

To use modulo addressing, \( In \) must be within the buffer, i.e. \( AW-k \) MSB bits of \( In \) must equal the corresponding bits of the lower boundary. \( AW-3 \) LSB bits of \( \overline{In} \) should contain the value \( M-1 \). \( AW \) means the data address width.

To calculate updated address, the following steps are taken:

1) Determine the lower boundary of the buffer

Starting from \( \overline{In}[AW-3] \), find the uppermost 1 bit in \( \overline{In} \). Let \( k \) be the bit position of the uppermost 1 bit. The lower boundary is:

\[
\begin{align*}
\text{for each } i \ (AW \cdots k+1): & \quad \text{lower}[i] = In[i] \\
\text{for each } i \ (k \cdots 0): & \quad \text{lower}[i] = 0
\end{align*}
\]

2) Determine the upper boundary of the buffer

Upper boundary is lower boundary plus the length of the buffer, which is contained in \( \overline{In} \). The upper 3 MSBs of \( \overline{In} \) are not part of the buffer length.

\[
\text{length} = \overline{In}[AW-3 \cdots 0] + 1
\]

\[
\text{upper} = \text{lower} + \text{length} - 1
\]

3) Calculate linear address

Calculate linear modified address depending on MSBs of \( \overline{In} \).
### 3. DATA ADDRESS GENERATOR

#### 3.1.3 Bit Reversal (Optional)

In bit reversal addressing, calculated addresses are kept within a buffer length $2^k$ and when calculating the updated address, carry is propagated towards the LSB. The lower boundary of the buffer must be a multiple of $2^k$.

To use bit reversal addressing, $\text{In}$ must be within the buffer, i.e. $\text{AW} – k$ MSB bits of $\text{In}$ must equal the corresponding bits of the lower boundary. 3 MSBs of $\overline{\text{In}}$ should contain 110 to select bit reversal addressing. LSBs of $\overline{\text{In}}$ should contain the value $2^{k-1}$.

$$\text{In} = \text{In} + \overline{\text{In}}[\text{AW–3} \cdots 0]$$ (propagate carry towards LSB)

**Example (16-point (k = 4) FFT in buffer 0x50 \cdots 0x5f):**

$$\begin{array}{c}
\text{In} = \begin{array}{c}
7 \\
6 \\
5 \\
4 \\
3 \\
2 \\
1 \\
0
\end{array}
\begin{array}{cccccc}
0 & 1 & 0 & 1 & 1 & 0
\end{array} = \text{0x5c (92)}
\end{array}$$

$$\begin{array}{c}
\overline{\text{In}} = \begin{array}{c}
7 \\
6 \\
5 \\
4 \\
3 \\
2 \\
1 \\
0
\end{array}
\begin{array}{cccccc}
1 & 1 & 0 & 0 & 1 & 0
\end{array} = \text{0xc8 (192+2^{4-1}=200)}
\end{array}$$

$$\begin{array}{c}
\text{updated In} = \begin{array}{c}
7 \\
6 \\
5 \\
4 \\
3 \\
2 \\
1 \\
0
\end{array}
\begin{array}{cccccc}
0 & 1 & 0 & 1 & 0 & 0
\end{array} = \text{0x52 (82)}
\end{array}$$
Chapter 4

Program control

4.1 Architecture Overview

Program control unit (pcu) performs instruction fetch and decode, control flow changes and interrupt fetching. In addition to the program counter PC, program control unit has two link registers which are used for indirect jumps, LR0 and LR1.

![Diagram of Program Control](image)

Figure 4.1: Program Control overview
4. PROGRAM CONTROL

Mode register MR0 holds the mode and flag bits, and MR1 is used as a temporary mode register while transferring to interrupt service. Optional loop control has three registers, LS, LE and LC. Program counter is not directly accessible.

Program Control unit has three components, which are shown in Fig. 4.1. The components Instruction Decode, Instruction Address Generator and Interrupt Controller are described in the following subsections.

4.1.1 Instruction Decode

Instruction Decode reads instructions from Instruction Data Bus and decodes them.

4.1.2 Instruction Address Generator

Instruction Address Generator contains all pcu registers. Instruction Address Generator drives Instruction Address Bus from PC, LR0, LR1, interrupt address or from instruction
jump address.

Fig. 4.2 shows the overall structure of the Instruction Address Generator. Connections from registers to data buses are not shown.

The fetch address is determined as follows:

- On Interrupt cycle #2, interrupt vector I0 is the fetch address.
- If instruction in execute phase is \texttt{Jcc} and the condition is true, jump address is the fetch address.
- If instruction in execute phase is \texttt{JRcc} and the condition is true, \texttt{LR0} contains the fetch address.
- If instruction in execute phase is \texttt{RETI}, \texttt{LR1} contains the fetch address.
- In all other cases, \texttt{PC} holds the fetch address.

Instruction Address Generator contains the optional loop hardware. Behavior of Instruction Address Generator is further described in Chapter 5.

To achieve larger than \textit{pa}-bit instruction address space, two page registers are used. \texttt{IPR0} holds the uppermost part of the program address. \texttt{IPR0} and \texttt{PC} together determine the program address.

### 4.1.3 Interrupt Control

Interrupt Controller processes interrupts. It implements the interrupt state machine described in Fig. 5.7, section 5.3. Interrupt Controller receives external interrupt and drives interrupt fetch signal to Instruction Address Generator. Interrupt Controller makes sure that previous interrupt has been processed before new interrupt request is presented to Instruction Address Generator.
4.2 Programming Model

Program control unit has the following registers:

- **PC**: The program counter. It is not directly accessible by the programmer. PC is loaded with the program address bus+1 value on all cycles except when a new loop round starts. In this case PC is loaded with LS.
- **LR0**
- **LR1**
- **MR0**
- **MR1**

Optional loop registers:

- **LS**
- **LE**
- **LC**

Page registers:

- **IPR0**
- **IPR1**

The width of registers is Program address width \( pa \). Above it is assumed that \( pa \) is 16.

4.2.1 PC

PC is the program counter. It is not directly accessible by the programmer. PC is loaded with the program address bus+1 value on all cycles except when a new loop round starts. In this case PC is loaded with LS.

In reset, PC is copied to LR1.
In instruction fetches, program address bus is driven either from PC, LR0, LR1, decoded instruction jump target address, reset vector address or interrupt vector address.

**4.2.2 LR0**

LR0 is used in indirect jumps. JRcc instruction causes instruction to be fetched from LR0 address instead of PC address, if condition cc is true. LR0 can be used to form subroutines by saving the return address to LR0 and executing JRcc at the end of the subroutine. If nested subroutines are needed, LR0 must be saved and restored by the calling subroutine.

**4.2.3 LR1**

LR1 is used in interrupt returns. RETI instruction causes instruction to be fetched from LR1 address instead of PC address. PC is copied to LR1 on interrupt cycle #1 and possibly on interrupt cycle #2 (see section 5.3.1 for description of interrupt mechanism).

If nested interrupts are needed, LR1 must be saved and restored by the interrupt service routine. See section 5.3.2 for the save and restore routines.

**4.2.4 MR0**

MR0 is the processor mode/status register. The length of the register is \( pa \), so the minimum length is 11 and maximum 20 bits. It includes the mode bits and status flags. The bits are (here in the case \( pa = 16 \)):

<table>
<thead>
<tr>
<th>Bit/flag</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>S</td>
<td>saturation mode</td>
</tr>
<tr>
<td>I</td>
<td>integer(1)/fractional(0) mult. mode</td>
</tr>
<tr>
<td>R</td>
<td>rounding mode</td>
</tr>
<tr>
<td>L</td>
<td>loop flag</td>
</tr>
<tr>
<td>X</td>
<td>index X flag</td>
</tr>
<tr>
<td>Y</td>
<td>index Y flag</td>
</tr>
<tr>
<td>Z</td>
<td>zero flag</td>
</tr>
<tr>
<td>N</td>
<td>negative flag</td>
</tr>
<tr>
<td>V</td>
<td>overflow flag</td>
</tr>
<tr>
<td>E</td>
<td>extension flag</td>
</tr>
<tr>
<td>C</td>
<td>carry flag</td>
</tr>
</tbody>
</table>
In the end of an interrupt, MR0 is being restored from the stack. Thus explicit moves must override the evaluation of flags.

The mode bits and flags are described in more detail in section 6.2.

4.2.5 MR1

MR1 is the interrupt register of MR0. In interrupts, MR0 is copied to MR1 at interrupt cycle #4 when L-flag is set in MR0. MR1 must be saved in the start of the interrupt.

4.2.6 LS (optional)

LS holds the loop start address. LOOP instruction copies instruction fetch address to LS. When new loop round starts, PC is loaded with LS instead of instruction fetch address+1.

4.2.7 IPR0

IPR0 is the instruction page register. It holds the upper pa bits of instruction address.

There are limitations on the use of IPR0. It can be accessed only as a source operand in MVX or STX instruction. IPR0 can be changed by JRcc or JMPI instruction.

4.2.8 IPR1

IPR1 is the interrupt register of IPR0. In interrupts, IPR0 is copied to IPR1 at interrupt cycle #2.

There are limitations on the use of IPR1. It can be accessed only as a source operand in MVX or STX instruction. There is no way to write to IPR1, except the interrupt mechanism.

4.2.9 LE (optional)

LE holds the loop end address. LOOP instruction loads LE with loop end address specified in the LOOP instruction. When instruction fetch occurs from LE address and L-flag is not set, new loop round starts if LC ≠ 0.

LE is initiated with all ones in system reset.
4.2.10 LC (optional)

LC holds the loop count. LOOP instruction loads LC from specified register. When instruction fetch occurs from LE address, LC is tested for being equal to 0. If LE ≠ 0, it is decremented by one, new loop round starts and LS is copied to PC. If LC = 0, nothing special happens and PC is loaded with instruction fetch address+1 as usual.
Chapter 5

Control Flow

The control flow behavior follows the three-stage pipelining of the processor operation. The change-of-flow instructions are all delayed, with one delay slot following the instruction. There can not be another change-of-flow instruction in the delay slot. In this sense, also LOOP is considered as a change-of-flow instruction, in addition to J, Jcc, JRcc, CALLcc and RETI.

The JMPI instruction is also a change-of-flow instruction and has the same kind of timing behavior as other change-of-flow instructions, but the instruction in the delay slot is canceled (executed as NOP), and can therefore be a change-of-flow instruction. This feature is mostly used in the interrupt vector table.

5.1 Jumps

Jump conditions are the processor flags and their combinations. The flags that are used in the jump condition evaluation must be unaffected in the cycle before the jump instruction is executed, i.e., the instruction immediately before the jump instruction must not change the jump condition flags. Other flags can be modified.

Fig. 5.1 shows the situation where instruction #2 is a change-of-flow instruction (J, Jcc, JRcc, CALLcc or RETI). Instruction #3 is in the delay slot and is always executed. When jump instruction executes (cycle 4), program address is driven either from jump target register, LR0 or LR1 (jump is taken) or from PC (jump is not taken). D2 denotes this address. PC is loaded with D2+1 on the next cycle.
### Figure 5.1: Jump execution

<table>
<thead>
<tr>
<th>Cycle</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
<th>9</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fetch</td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>D2</td>
<td>D2+1</td>
<td>⋯</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Decode</td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>D2</td>
<td>D2+1</td>
<td>⋯</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Execute</td>
<td></td>
<td></td>
<td></td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>D2</td>
<td>D2+1</td>
<td>⋯</td>
</tr>
<tr>
<td>PC</td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>#4</td>
<td>D2+1</td>
<td>⋯</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Figure 5.2: Loop start.

<table>
<thead>
<tr>
<th>Cycle</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
<th>9</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fetch</td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>LS</td>
<td>LS+1</td>
<td>⋯</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Decode</td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>LS</td>
<td>LS+1</td>
<td>⋯</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Execute</td>
<td>#1</td>
<td>LOOP</td>
<td>#3</td>
<td>LS</td>
<td>LS+1</td>
<td>⋯</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PC</td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>LS</td>
<td>LS+1</td>
<td>⋯</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LS</td>
<td>⋯</td>
<td>⋯</td>
<td>LS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LE</td>
<td>⋯</td>
<td>⋯</td>
<td>LE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC</td>
<td>⋯</td>
<td>⋯</td>
<td>LC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Figure 5.3: Single instruction loop start.

<table>
<thead>
<tr>
<th>Cycle</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
<th>9</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fetch</td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>LS</td>
<td>LS</td>
<td>⋯</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Decode</td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>LS</td>
<td>LS</td>
<td>⋯</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Execute</td>
<td>#1</td>
<td>LOOP</td>
<td>#3</td>
<td>LS</td>
<td>LS</td>
<td>⋯</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PC</td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>LS</td>
<td>LS</td>
<td>⋯</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LS</td>
<td>⋯</td>
<td>⋯</td>
<td>LS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LE</td>
<td>⋯</td>
<td>⋯</td>
<td>LE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC</td>
<td>⋯</td>
<td>n-1</td>
<td>n-2</td>
<td>⋯</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
5. CONTROL FLOW

<table>
<thead>
<tr>
<th>Cycle</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
<th>9</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fetch</td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>LS</td>
<td>LE+1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Decode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>LS</td>
</tr>
<tr>
<td>Execute</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>#1</td>
<td>LOOP</td>
<td>#3</td>
<td>LS</td>
</tr>
<tr>
<td>PC</td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>LS</td>
<td>LE+1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LS</td>
<td></td>
<td></td>
<td></td>
<td>LS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LE</td>
<td></td>
<td></td>
<td></td>
<td>LE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0</td>
</tr>
</tbody>
</table>

Figure 5.4: Single instruction, single round loop.

<table>
<thead>
<tr>
<th>Cycle</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
<th>9</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fetch</td>
<td>LE–2</td>
<td>LE–1</td>
<td>LE</td>
<td>LS</td>
<td>LS+1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Decode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>LE–2</td>
<td>LE–1</td>
<td>LE</td>
<td>LS</td>
</tr>
<tr>
<td>Execute</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>LE–2</td>
<td>LE–1</td>
<td>LE</td>
<td>LS</td>
</tr>
<tr>
<td>PC</td>
<td>LE–2</td>
<td>LE–1</td>
<td>LE</td>
<td>LS</td>
<td>LS+1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>n</td>
</tr>
</tbody>
</table>

Figure 5.5: Loop end when LC ≠ 0.

5.2 Loops (Optional)

Loop mechanism is optional. Loop mechanism has three registers which are loop start register LS, loop end register LE and loop count register LC.

Change-of-flow instructions can not be at loop end address or immediately before that.

LOOP instruction starts a hardware loop. LOOP instruction has one delay slot, i.e., loop start address is LOOP+2. This results from the fact that instruction at LOOP+1 (delay slot) is fetched before loop registers are updated by LOOP instruction. Fig. 5.2 and Fig. 5.3 illustrate start of loop. Loop can also be initiated by setting LS, LE and LC to appropriate values.

When program fetch address equals LE, the value of LC is checked. If LC is not equal to zero, it is decremented by 1 and PC is loaded with LS. If LC is equal to zero, nothing special happens and the loop ends. Fig. 5.5 and Fig. 5.6 illustrate these loop end situations.
5. CONTROL FLOW

<table>
<thead>
<tr>
<th>Cycle</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
<th>9</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fetch</td>
<td>LE–2</td>
<td>LE–1</td>
<td>LE</td>
<td>LE+1</td>
<td>LE+2</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Decode</td>
<td>LE–2</td>
<td>LE–1</td>
<td>LE</td>
<td>LE+1</td>
<td>LE+2</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Execute</td>
<td>LE–2</td>
<td>LE–1</td>
<td>LE</td>
<td>LE+1</td>
<td>LE+1</td>
<td>LE+2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PC</td>
<td>LE–2</td>
<td>LE–1</td>
<td>LE</td>
<td>LE+1</td>
<td>LE+2</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0</td>
</tr>
</tbody>
</table>

Figure 5.6: Loop end when $LC = 0$.

5.3 Interrupts

Interrupts are vectored using a jump table. The external interrupt arbiter supplies an interrupt vector. The vector is an address in the range 0x20...0x3f. These addresses hold a jump table with JMP I instructions which jump to the start of the appropriate interrupt routine.

In interrupts LR1 is used to save the return address. When main program is interrupted, return address is automatically copied to LR1. Interrupts end with a RETI or a JR cc.

If nested interrupts are needed, interrupt program must save LR1 and restore it before returning from interrupt. Saving and restoring instructions must be the routines specified in section 5.3.2.

5.3.1 Interrupt Mechanism

Fig. 5.7 shows interrupt state machine with 5 interrupt cycles. State transitions are done at the end of each instruction cycle. The actions in each state are described in the right hand side of that state.

On interrupt cycle #1, fetch address is copied to LR1. Instruction fetch is done from the normal fetch address.

On interrupt cycle #2, first interrupt instruction (I0) is fetched. IPR0 is copied to IPR1. On this cycle we also decide whether instruction fetched on interrupt cycle #1 will be canceled or not. The L-flag is set in MR0 register.

Instruction fetched on interrupt cycle #1 must be canceled, unless

- instruction fetched on the cycle before interrupt cycle #1 is a change-of-flow instruction, or
- instruction fetch on interrupt cycle #1 occurs from loop end address LE.
If instruction fetched on interrupt cycle #1 is not canceled, on interrupt cycle #2 LR1 is loaded with the destination address of instruction that is in execute stage on interrupt cycle #2. Destination address is the address that would be fetched if the interrupt fetch would not have occurred (e.g. jump target address or next linear address).

During interrupt cycle #4 MR0 is copied into MR1.

From interrupts’ point of view, change-of-flow instructions are J, Jcc, JRcc, RETI and LOOP.

Fig. 5.8 shows an example when canceling occurs and Fig. 5.9 when it does not occur. In figure Fig. 5.8, instruction #2 is a change-of-flow instruction, or instruction #3 is fetched from loop end address LE. Instruction #3 must be executed before interrupt is serviced. If instruction #2 is a change-of-flow instruction, destination address (denoted by D2) is the jump target address or next linear address if the jump is not taken. If instruction #3 is fetched from loop end address LE, D2 is the loop start address LS or next linear address if the loop ends. In all cases D2 is copied to LR1 and will be the interrupt’s return address.

If there is the possibility that instruction #3 is a change-of-flow instruction, instruction in its delay slot (#4) would not be fetched because of I0 fetch. To prevent this, instruction #3 must be canceled. Fig. 5.9 illustrates this situation. LR1 is not updated again on...
5. CONTROL FLOW

<table>
<thead>
<tr>
<th>Cycle</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
<th>9</th>
</tr>
</thead>
<tbody>
<tr>
<td>Int Cycle</td>
<td></td>
<td>1</td>
<td>2</td>
<td>3</td>
<td>4</td>
<td>5</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Fetch</td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>I0</td>
<td>I1</td>
<td>I2</td>
<td>I3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Decode</td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>I0</td>
<td>I1</td>
<td>I2</td>
<td>I3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Execute</td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>I0</td>
<td>I1</td>
<td>I2</td>
<td>I3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PC</td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>#4</td>
<td>I1</td>
<td>I2</td>
<td>I3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LR1</td>
<td></td>
<td></td>
<td></td>
<td>#3</td>
<td>D2</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>MR0</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Figure 5.8: Interrupt when instruction #3 is not canceled.

<table>
<thead>
<tr>
<th>Cycle</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
<th>9</th>
</tr>
</thead>
<tbody>
<tr>
<td>Int Cycle</td>
<td></td>
<td>1</td>
<td>2</td>
<td>3</td>
<td>4</td>
<td>5</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Fetch</td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>I0</td>
<td>I1</td>
<td>I2</td>
<td>I3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Decode</td>
<td>#1</td>
<td>#2</td>
<td>NOP</td>
<td>I0</td>
<td>I1</td>
<td>I2</td>
<td>I3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Execute</td>
<td>#1</td>
<td>#2</td>
<td>NOP</td>
<td>I0</td>
<td>I1</td>
<td>I2</td>
<td>I3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PC</td>
<td>#1</td>
<td>#2</td>
<td>#3</td>
<td>#4</td>
<td>I1</td>
<td>I2</td>
<td>I3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LR1</td>
<td></td>
<td></td>
<td></td>
<td>#3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>MR0</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Figure 5.9: Interrupt when instruction #3 is canceled.

interrupt cycle #2, so it will point to address of instruction #3.

In case of nested interrupts, old value of LR1 is lost when first interrupt instruction (I0) is fetched. In interrupt routine, second instruction (I1) saves LR1, so another interrupt fetch can start when I1 has been executed (cycle 8) in Fig. 5.9.

Next I0 can be fetched on cycle #8 at the earliest to be sure LR1 is saved properly. In interrupts, I0, I1 and I2 are always executed before another interrupt can occur. If I2 is a change-of-flow instruction, also I3 is executed.

Loading of LR1 must override automatic LR1 load by interrupt mechanism to guarantee proper interrupt ending (case when instruction #1 above is LR1 load).

5.3.2 Interrupt Routines

A typical interrupt jump table looks like the following:

```
.org 0x20
```
5. CONTROL FLOW

<table>
<thead>
<tr>
<th>Rst</th>
<th>active</th>
<th>released</th>
</tr>
</thead>
<tbody>
<tr>
<td>Int Cycle</td>
<td>3 3 3 3 3 4 5</td>
<td></td>
</tr>
<tr>
<td>Fetch</td>
<td>no fetch</td>
<td>R0 R1 R2 R3</td>
</tr>
<tr>
<td>Decode</td>
<td>NOP</td>
<td>R0 R1 R2 R3</td>
</tr>
<tr>
<td>Execute</td>
<td>NOP</td>
<td>R0 R1 R2 R3</td>
</tr>
<tr>
<td>PC</td>
<td>R0 R1 R2 R3 ...</td>
<td></td>
</tr>
</tbody>
</table>

Figure 5.10: Reset

JMPI int_routine0,(SP)+1  
JMPI int_routine1,(SP)+1  
JMPI int_routine2,(SP)+1  
...

Here, the JMPI instructions also increase the stack pointer.

The start of the interrupt handler must save the processor state before enabling interrupts in the external arbiter. The end of the handler restores the processor state. Depending whether only 16-bit or both 16- and 32-bit instruction memory addressing will be used in the program, a different kind of a saving and restoring is used.

The following is a typical 16-bit interrupt routine:

```Assembly
_InterruptService:
STX mr1,(i6); STY i7,(i6)+1
STX lr1,(i6); STY lr0,(i6)+1
STX i0,(i6); STY i1,(i6)
...
(actual interrupt functionality)
...
LDX (i6),i0; LDY (i6)-1,i1
LDC INT_GLOB_EN,i7
LDX (i6),lr1; LDY (i6)-1,lr0
LDX (i6),mr0
RETI
STX i7,(i7); LDY (i6)-1,i7
```

When an interrupt is taken, the interrupt controller automatically disables all interrupts. Writing to the chip-specific memory address INT_GLOB_EN enables the interrupts.
The interrupts must be disabled during the RETI instruction execution, and they will therefore be enabled in its delay slot. The RETI will also clear the L-flag, and the restoring of MR0 must therefore come before it, if the flag is not cleared by the user.

The following is a typical 32-bit interrupt routine. Both of the interrupt routines presented here may change the values of X and Y flags, which therefore cannot be used in the actual program in sections where interrupts are enabled.

```
STX i7,(i6)+1; STY lr0,(i6)
MVX ipr1,i7
STX lr1,(i6)+1; STY i7,(i6)
STX mr1,(i6)+1

STX i0,(i6); STY i1,(i6)
...
(actual interrupt functionality)
...
LDX (i6),i0; LDY (i6)-1,i1
LDX (i6)-1,mr0
LDC INT_GLOB_EN,i7
STY i7,(i7)
LDX (i6),lr0; LDY (i6)-1,i7 // lr1 ipr1
JR (i7)
LDX (i6),i7; LDY (i6)-1,lr0 // i7 lr0
```

I7 and LR0 must be restored in the delay slot of the JR-instruction, because the JR uses them both.

### 5.4 System Reset

System reset forces the processor to a known reset state. After reset is released, the processor starts executing instructions from reset address onwards.

All registers except LE and PC are zeroed on reset. LE is set to all ones. PC is set to reset vector. Interrupt Controller is forced to interrupt cycle #3.

Fig. 5.10 shows reset behavior. R0–R3 denote addresses reset vector – reset vector+3.
### 5.5 Halt

In HALT, the processor input clock is held low until an interrupt occurs. The execution pipeline is stopped.

When an interrupt occurs, the processor will execute 3 instructions after HALT instruction before executing the first interrupt instruction. See figure 5.11. In the figure, the execution of the HALT instruction takes 3 cycles (cycles #2..#4). The interrupt request is received during cycle #4.

If the interrupt state machine is not in the idle state when HALT goes to execution, HALT instruction has no effect and is executed like a NOP.
Chapter 6

Instruction Set Reference

6.1 Programming Model

The processor programming model is shown in Fig. 6.1. The processor contains arithmetic, address and control registers.

![Processor programming model diagram]

Figure 6.1: Processor programming model

Arithmetic registers are the $n$-bit registers $A_0, A_1, B_1, \ldots, D_1$ and the $g$-bit guard bit registers $A_2, \ldots, D_2$. The multiplier pipeline register $P_0, P_1$ is also shown. There is no guard bit register for $P$ because a single multiplication result always fits into $2n$-bit register. The arithmetic registers can be used either as $n$-bit registers mentioned above or as $2n + g$-bit registers ($A, B, C, D, P$).

Address registers are the $da$-bit index registers $I_0, I_1, \ldots, I_7$. Optionally there may also be index registers $I_8, I_9, \ldots, I_{15}$.

Control registers are the program counter $PC$, link registers $LR0, LR1$ and mode registers $MR0, MR1$. Optional loop hardware registers are $LS, LE, LC$ and page registers $IPR0, IPR1$. 
6.2 Flags and Mode Bits

The mode/status register MR0 bits are (here in the case \(pa = 16\)):

```
15  8  7  0

  d  d  d  d  S  I  R  L  X  Y  Z  N  V  E  C
```

<table>
<thead>
<tr>
<th>Bit/flag</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>S</td>
<td>saturation mode</td>
</tr>
<tr>
<td>I</td>
<td>integer(1)/fractional(0) mult. mode</td>
</tr>
<tr>
<td>R</td>
<td>rounding mode</td>
</tr>
<tr>
<td>L</td>
<td>loop flag</td>
</tr>
<tr>
<td>X</td>
<td>index X flag</td>
</tr>
<tr>
<td>Y</td>
<td>index Y flag</td>
</tr>
<tr>
<td>Z</td>
<td>zero flag</td>
</tr>
<tr>
<td>N</td>
<td>negative flag</td>
</tr>
<tr>
<td>V</td>
<td>overflow flag</td>
</tr>
<tr>
<td>E</td>
<td>extension flag</td>
</tr>
<tr>
<td>C</td>
<td>carry flag</td>
</tr>
</tbody>
</table>

The normal definition of the flags and mode bits is as follows. Exceptions to the flag behavior are listed in the particular instruction description.

6.2.1 Loop (L)

When set, the loop flag disables loop end detection, i.e. loop hardware. The flag is automatically set by the interrupt mechanism to prevent false loop end detections when the interrupt causes the execution to transfer to zero page from another page. Normally, there is no need for the user to set or clear the loop flag.

The detailed operation of the loop flag is as follows:

- Interrupt sets the loop flag. The value in MR1 corresponds to \(L=1\).
- MR0 load can set or clear the loop flag.
- JR, RETI, J, CALL, and LOOP instructions clear the loop flag.
- JMPI does not affect the loop flag.
6.2.2  **Index X (X)**

The flag is set or cleared based on the address ALU output (updated address). If address ALU X uses modulo addressing, the flag is set if the modulo restoring to buffer is done (the calculated linear address is outside the buffer). If restoring is not done (the linear address is inside the buffer), the flag is cleared.

If address ALU X uses other addressing modes (linear or bit reversal), the flag is set if the uppermost bit is set. If the bit is clear, the flag is cleared.

6.2.3  **Index Y (Y)**

Same as Index X above, but uses address ALU Y instead.

6.2.4  **Zero (Z)**

If the ALU is operating in the $2n + g$-bit mode and bits $2n + g - 1 \ldots 0$ of the ALU result are all clear, the flag is set.

If the ALU is operating in the $n$-bit mode and bits $n - 1 \ldots 0$ of the ALU result are all clear, the flag is set.

Otherwise, the flag is cleared.

6.2.5  **Negative (N)**

If the ALU is operating in the $2n + g$-bit mode and bit $2n + g - 1$ of the ALU result is set, the flag is set.

If the ALU is operating in the $n$-bit mode and bit $n - 1$ of the ALU result is set, the flag is set.

Otherwise, the flag is cleared.

6.2.6  **Overflow (V)**

Set if an arithmetic overflow occurs in the ALU result.

6.2.7  **Extension (E)**

If the ALU is operating in the $2n + g$-bit mode and bits $2n + g - 1 \ldots 2n - 1$ are all the same (either all ones or all zeros), the flag is cleared.
If the ALU is operating in the \( n \)-bit mode, the flag is cleared.

Otherwise, the flag is set.

### 6.2.8 Carry (C)

If a carry is generated in an addition or a borrow is generated in a subtraction, the flag is set. The flag is set also in \texttt{LSR} and \texttt{LSRC}, if the LSB bit of the operand is logical ’1’.

Otherwise, the flag is cleared.

### 6.2.9 Saturation (S)

If the saturation mode bit is set, the ALU and multiplier operations will saturate the result in case of an over/underflow. The overflow flag will be set, but its interpretation is that saturation has taken place in the ALU. Rounding precedes saturation, if both are enabled simultaneously.

If the mode bit is clear, the ALU and multiplier will not saturate their outputs, and the overflow flag will have its normal meaning.

### 6.2.10 Integer (I)

If the integer mode bit is set, the multiplier result is interpreted as an integer and thus no re-alignment is needed.

Otherwise, the multiplier result is assumed to be a fractional number with two leading sign bits, which will be re-aligned by a single left-shift before storing in the \( P \) register. Normally, a zero will be fed into the LSB. In saturation to the largest positive value, the LSB will be set to one.

### 6.2.11 Rounding (R)

If the rounding mode bit is set, the \( 2n+g \)-bit ALU operations will round the result to \( n \) bits according to the selected rounding mode. The rounding mode is (by default) chosen by the parameter \texttt{roundmode}, or by an extension specific mode bit (to be defined). By default, there is just one rounding mode available in the particular implementation of the core. Rounding precedes saturation, if both are enabled.

The possible rounding modes are truncate, normal round, convergent round to 0 and convergent round to 1. Rounding will clear the \( n \) bits of the lower half of the result, and adjust the upper half according to the hard-wired rounding mode. In truncation, the upper half is left intact. In normal rounding, the uppermost bit of the lower half is added to the upper part (thus rounding up if the lower part was at least half of the LSB value.
of the upper part). In convergent rounding the LSB of the upper half also has effect on the rounding operation in case the lower half is exactly half of the LSB (0b1000 · · ·).

In convergent 0, the upper half LSB is to be added to the upper half in the special case (thus adding 1 if the LSB is one). In convergent to 1, the complement of the upper half LSB is to be added to the upper half in the special case (thus inserting 1 if the LSB is zero). The rounded result will be written in one of the accumulators (2n + g registers).

If the rounding mode bit is clear, the ALU operates normally in the 2n + g base.

### 6.3 List of Instructions

The following table lists all basic and optional instructions. The operand set of each instruction, mode bits affecting the operation and the flags affected are also declared.
### 6. INSTRUCTION SET REFERENCE

| Mnemonic | meaning                  | type | operands | result        | S | I | R | L | X | Y | Z | N | V | E | C | db | da |
|----------|--------------------------|------|----------|---------------|---|---|---|---|---|---|---|---|---|---|----|----|
| ABS      | absolute value           | A    | Areg     | Areg          | u | - | - | - | x | x | x | x | x | - | - |    |    |
| ADD      | add                      | A    | 2 × Areg | Areg          | u | - | - | - | x | x | x | x | x | - | - |    |    |
| ADDC     | add with carry           | A    | 2 × Areg, c | Areg        | u | - | - | - | x | x | x | x | u | - | - |    |    |
| AND      | logical AND              | A    | 2 × Areg | Areg          | - | - | - | - | x | x | 0 | x | 0 | - | - |    |    |
| ASR      | 1-b arithm. right shift  | A    | Areg     | Areg          | - | - | - | - | x | 0 | 0 | x | - | - | - |    |    |
| CALLcc   | conditional call         | C    | addr,cc  | LR0           | - | - | 0 | u | u | u | u | u | u | yes| yes|    |    |
| HALT     | wait for an interrupt    | C    | -        | -             | - | - | - | - | - | - | - | - | - | - | - |    |    |
| J        | jump                     | C    | addr     | -             | - | - | 0 | - | - | - | - | - | - | - | - | yes|    |
| Jcc      | conditional jump         | C    | addr,cc  | -             | - | - | 0 | u | u | u | u | u | u | yes| yes|    |    |
| JMPI     | jump, ignore delay slot  | C    | addr,reg | Ireg         | - | - | - | - | - | - | - | - | - | - | - | yes|    |    |
| JR       | jump register            | C    | 0        | -             | - | - | 0 | - | - | - | - | - | - | - | - | yes|    |
| JRcc     | conditional JR           | C    | cc, Ireg | -             | - | - | 0 | u | u | u | u | u | u | yes| yes|    |    |
| LDC      | load constant            | M    | imm      | reg           | - | - | - | - | - | - | - | - | - | - | - | - |    |    |
| LDX      | load on X bus            | M    | Ireg, mod | reg       | - | - | x | - | - | - | - | - | - | - | - |    |    |
| LDY      | load on Y bus            | M    | Ireg, mod | reg       | - | - | x | - | - | - | - | - | - | - | - |    |    |
| LOOP     | start loop               | C(O) | reg, addr| Lregs        | - | - | 0 | - | - | - | - | - | - | - | - | yes|    |    |
| LSL      | 1-b log. left shift      | A    | Areg     | Areg          | - | - | - | - | x | x | x | x | x | - | - |    |    |
| LSLC     | LSL with carry           | A    | Areg, c | Areg          | - | - | - | - | x | x | x | x | x | - | - |    |    |
| LSR      | 1-b log. right shift     | A    | Areg     | Areg          | - | - | - | - | x | 0 | 0 | x | - | - | - |    |    |
| LSRC     | LSR with carry           | A    | Areg, c | Areg          | - | - | - | - | x | 0 | 0 | x | - | - | - |    |    |
| MAC      | multiply-accumulate      | A    | 2 × Areg | Areg,P        | u | u | u | - | - | x | x | x | x | - | - |    |    |
| MSU      | multiply-subtract        | A    | 2 × Areg | Areg,P        | u | u | - | - | x | x | x | x | - | - |    |    |
| MUL      | multiply                 | A    | 2 × Areg | P            | u | - | - | - | - | - | - | - | - | - | - |    |    |
| MVX      | register move            | M    | reg      | reg           | - | - | - | - | - | - | - | - | - | - | - | - |    |    |
| MVY      | register move            | M    | reg      | reg           | - | - | - | - | - | - | - | - | - | - | - | - |    |    |
| NOP      | no operation             | M    | -        | -             | - | - | - | - | - | - | - | - | - | - | - |    |    |
| NOT      | logical NOT              | A    | Areg     | Areg          | - | - | - | - | x | x | 0 | x | 0 | - | - |    |    |
| OR       | logical OR               | A    | 2 × Areg | Areg          | - | - | - | - | x | 0 | 0 | x | - | - | - |    |    |
| RESP     | restore P                | C    | 2 × Areg | P            | - | - | - | - | - | - | - | - | - | - | - | - |    |    |
| RETI     | return from interr.      | C    | Ireg     | PC            | - | - | 0 | - | - | - | - | - | - | - | - | yes|    |    |
| STX      | store on X bus           | M    | Ireg, mod, reg | mem | - | - | x | - | - | - | - | - | - | - | - |    |    |
| STY      | store on Y bus           | M    | Ireg, mod, reg | mem | - | - | x | - | - | - | - | - | - | - | - |    |    |
| SUB      | subtract                 | A    | 2 × Areg | Areg          | u | - | u | - | - | x | x | x | x | - | - |    |    |
| SUBC     | SUB with carry           | A    | 2 × Areg, c | Areg        | u | - | u | - | - | x | x | x | x | - | - |    |    |
| XOR      | logical XOR              | A    | 2 × Areg | Areg          | - | - | - | - | x | x | 0 | x | 0 | - | - |    |    |

**Types:** A = arithmetic (logic), C = control, M = data move, (O) = optional

**Operands and result:** reg = register, I = index, mod = modifier, addr = address,

**Mode bits and flags:** x = sets flag, u = uses bit, 0 = sets flag to 0,

**Delay slots:** db = delay slot before, da = delay slot after
6.4 Instruction Descriptions

The instruction description includes the mnemonic and a one line description (name) of the command, the syntax and mathematical expression of the instruction, comments on the use and other specific information, and finally the coding of the instruction. The operand fields or other further refinements are given in accompanying tables. The number of registers is dependent on the core parameters.

Several instructions can be executed in parallel when they are using different fields of the instruction word, e.g., ALU operations and two parallel moves with indirect addressing are possible, see instruction composition in chapter 7.
ABS  Absolute value

\[ \text{ABS } Op2, A_n; \quad |Op2| \rightarrow A_n \]

Flags: \( Z, N, V, E, C \).

The operand is conditionally negated (two’s complement operation) and placed in the target register. The coding of \( Op2 \) is given in Table 7.4 (ALU operand), and the result coding in Table 7.3. The absolute value of the minimum integer (fraction \(-1.0\)) is the maximum integer in the saturation mode.

Coding:

\[
\begin{array}{cccccccc}
31 & 28 & 27 & 24 & 23 & 20 & 19 & 16 & 0 \\
1 & 1 & 1 & 1 & 0 & 0 & 0 & r & r & r & r & A & A & parallel & move \\
\end{array}
\]

\( rrrr = Op2, \quad AAA = \text{target register.} \)

ADD  Addition of two operands

\[ \text{ADD } Op1, Op2, A_n; \quad Op1 + Op2 \rightarrow A_n \]

Flags: \( Z, N, V, E, C \).

The operand coding is shown in Table 7.4 (ALU operand), and the result coding in Table 7.3. \text{LSL} is constructed with \text{ADD } Op1, Op1, A_n.

Coding:

\[
\begin{array}{cccccccc}
31 & 28 & 27 & 24 & 23 & 20 & 19 & 16 & 0 \\
0 & 1 & 0 & 0 & R & R & R & r & r & r & r & A & A & parallel & move \\
\end{array}
\]

\( RRRR = Op1, \quad rrrr = Op2, \quad AAA = \text{target register.} \)

ADDC  Addition of two operands with carry

\[ \text{ADDC } Op1, Op2, A_n; \quad Op1 + Op2 + C \rightarrow A_n \]

Flags: \( Z, N, V, E, C \).

The operand coding is shown in Table 7.4 (ALU operand), and the result coding in Table 7.3.

Coding:

\[
\begin{array}{cccccccc}
31 & 28 & 27 & 24 & 23 & 20 & 19 & 16 & 0 \\
1 & 0 & 0 & 0 & R & R & R & r & r & r & r & A & A & parallel & move \\
\end{array}
\]

\( RRRR = Op1, \quad rrrr = Op2, \quad AAA = \text{target register.} \)
AND  Bitwise AND of two operands

\[ \text{AND } O_p1, O_p2, A_n; \ \text{for each } i : O_p1[i] \cdot O_p2[i] \rightarrow A_n[i] \]

Flags: \( Z, N, V=0, E, C=0 \).

The operand coding is found in Table 7.4 (ALU operand), and the result coding in Table 7.3.

Coding:

<table>
<thead>
<tr>
<th>31</th>
<th>28</th>
<th>27</th>
<th>24</th>
<th>23</th>
<th>20</th>
<th>19</th>
<th>17</th>
<th>16</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>R</td>
<td>R</td>
<td>r</td>
<td>r</td>
<td>A</td>
<td>A</td>
</tr>
</tbody>
</table>

\( RRRR = O_p1, rrrr = O_p2, AAA = \text{target register}. \)

ASR  Arithmetic shift right

\[ \text{ASR } O_p2, A_n; \ \text{for each } i > 0 : O_p2[i] \rightarrow A_n[i-1], O_p2[msb] \rightarrow A_n[msb] \]

Flags: \( Z, N, V, E, C=op2(0) \).

The instruction shifts right by one position. The LSB bit is discarded, and MSB of the source registers is fed into the MSB bit of the result.

Coding:

<table>
<thead>
<tr>
<th>31</th>
<th>28</th>
<th>27</th>
<th>24</th>
<th>23</th>
<th>20</th>
<th>19</th>
<th>17</th>
<th>16</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>r</td>
<td>r</td>
<td>A</td>
</tr>
</tbody>
</table>

\( rrrr = O_p2, AAA = \text{target register}. \)

CALLcc  Conditional delayed jump and save return address

\[ \text{CALL addr}; \ \text{PC} \rightarrow LR0, \ \text{if cond} : \ \text{addr} \rightarrow \text{PC} \]

Flags: \( L=0 \).

Identical to normal jump instruction, but \( \text{PC} \) is saved to \( LR0 \). This instruction replaces the sequence \( J \text{ addr}, \text{LDC } @+1,LR0 \) which is used in subroutine calls.

Note the one delay slot associated to this instruction. The address which is saved to \( LR0 \) is the \( \text{CALL} \) instruction address + 2. The instruction in the delay slot is always executed regardless of the condition.

Coding:

| 31 | 28 | 27 | 24 | 23 | 20 | 19 | 16 | 15 | 12 | 11 | 8 | 7 | 4 | 3 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | n | n | n | n | n | n | n | n | c | c | c | c | c | c | c | c | c | c | c | c | c |

\( nn \ldots nn = \text{absolute address}, ccccccc = \text{condition}. \)
HALT

Halt the processor and wait for an interrupt

_HALT_

Flags: no change.

The processor is halted to a low-power state. Normal execution is resumed when an interrupt occurs.

Coding:

```
<table>
<thead>
<tr>
<th>31</th>
<th>28</th>
<th>27</th>
<th>24</th>
<th>23</th>
<th>20</th>
<th>19</th>
<th>16</th>
<th>15</th>
<th>12</th>
<th>11</th>
<th>8</th>
<th>7</th>
<th>4</th>
<th>3</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
```

\[dd = \text{don't care.}\]

\(J^1\)

Delayed jump to absolute address

\(_J \text{ addr}; \text{ addr} \rightarrow \text{PC}\)

Flags: \(L=0\).

Note the one delay slot associated with this instruction.

Coding:

```
<table>
<thead>
<tr>
<th>31</th>
<th>28</th>
<th>27</th>
<th>24</th>
<th>23</th>
<th>20</th>
<th>19</th>
<th>16</th>
<th>15</th>
<th>12</th>
<th>11</th>
<th>8</th>
<th>7</th>
<th>4</th>
<th>3</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
```

\[nn\ldots nn = \text{absolute address}.\]

\(Jcc\)

Conditional delayed jump to absolute address

\(_Jcc \text{ addr}; \text{ if cond} : \text{ addr} \rightarrow \text{PC}, \text{ else} : \text{ PC} + 1 \rightarrow \text{PC}\)

Flags: \(L=0\).

Flags and their combinations can be used as jump conditions, as shown in Table 6.1 (Jump conditions). The instruction immediately before the \(Jcc\) must not change the flags that are used in the jump condition. Other flags can be changed. Note the one delay slot associated to this instruction.

Coding:

```
<table>
<thead>
<tr>
<th>31</th>
<th>28</th>
<th>27</th>
<th>24</th>
<th>23</th>
<th>20</th>
<th>19</th>
<th>16</th>
<th>15</th>
<th>12</th>
<th>11</th>
<th>8</th>
<th>7</th>
<th>4</th>
<th>3</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
```

\[nn\ldots nn = \text{absolute address}, ccccccc = \text{condition}.\]

\(^1\text{This instruction is implemented as a single instruction software macro.}\)
Table 6.1: Jump conditions.

<table>
<thead>
<tr>
<th>Binary code</th>
<th>Abbrev</th>
<th>Name</th>
<th>definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>000000</td>
<td>always</td>
<td></td>
<td></td>
</tr>
<tr>
<td>000001</td>
<td>CS</td>
<td>carry set</td>
<td>$C = 1$</td>
</tr>
<tr>
<td>000010</td>
<td>ES</td>
<td>extension set</td>
<td>$E = 1$</td>
</tr>
<tr>
<td>000011</td>
<td>VS</td>
<td>overflow</td>
<td>$V = 1$</td>
</tr>
<tr>
<td>000100</td>
<td>NS</td>
<td>negative</td>
<td>$N = 1$</td>
</tr>
<tr>
<td>000101</td>
<td>ZS</td>
<td>zero</td>
<td>$Z = 1$</td>
</tr>
<tr>
<td>000110</td>
<td>XS</td>
<td>index X set</td>
<td>$X = 1$</td>
</tr>
<tr>
<td>000111</td>
<td>YS</td>
<td>index Y set</td>
<td>$Y = 1$</td>
</tr>
<tr>
<td>001000</td>
<td>LT</td>
<td>less than zero</td>
<td>$N \oplus (V \cdot S) = 1$</td>
</tr>
<tr>
<td>001001</td>
<td>LE</td>
<td>less than or equal to zero</td>
<td>$N \oplus (V \cdot S) + Z = 1$</td>
</tr>
<tr>
<td>010001</td>
<td>CC</td>
<td>carry clear</td>
<td>$C = 0$</td>
</tr>
<tr>
<td>010010</td>
<td>EC</td>
<td>extension clear</td>
<td>$E = 0$</td>
</tr>
<tr>
<td>010011</td>
<td>VC</td>
<td>not overflow</td>
<td>$V = 0$</td>
</tr>
<tr>
<td>010100</td>
<td>NC</td>
<td>not negative</td>
<td>$N = 0$</td>
</tr>
<tr>
<td>010101</td>
<td>ZC</td>
<td>not zero</td>
<td>$X = 0$</td>
</tr>
<tr>
<td>010110</td>
<td>XC</td>
<td>index X clear</td>
<td>$X = 0$</td>
</tr>
<tr>
<td>010111</td>
<td>YC</td>
<td>index Y clear</td>
<td>$Y = 0$</td>
</tr>
<tr>
<td>011000</td>
<td>GE</td>
<td>greater than or equal to zero</td>
<td>$N \oplus (V \cdot S) = 0$</td>
</tr>
<tr>
<td>011001</td>
<td>GT</td>
<td>greater than zero</td>
<td>$N \oplus (V \cdot S) + Z = 0$</td>
</tr>
</tbody>
</table>

**JMPI** Jump, ignore delay slot, increment index register

**JMPI addr, (Op1) + n; addr → PC, Op1 + n → Op1, 0 → IPR0**

Flags: no change.

Identical to normal jump instruction, but ignores the instruction in the delay slot (a NOP is executed instead) and jumps to zero page. Also, the index register specified is optionally modified (identical to LDX (Op1)+n,NULL). The X flag is not updated regardless of the LDX result.

This instruction is used in interrupt vector jump table.

Coding:

```
0 0 1 0 1 0 1 n n n n n n n n n n n n n n n n m d m r r r
```

nn...nn = absolute address, rrr = address register, ddd = don’t care, 
mm = address mode (00 = no update, 01 = +1, 11 = -1).
**JRcc**  
Conditional delayed jump to the address in link register 0  

\[
JRcc;\ if\ cond:\ LR0 \rightarrow PC \\
\text{Flags: } L=0.
\]

**JRcc**  
Conditional delayed jump to the address in link register 0  

\[
JRcc\ (Op1);\ if\ cond:\ LR0 \rightarrow PC,\ Op1 \rightarrow IPR0 \\
\text{Flags: } L=0.
\]

The **JRcc** instruction can be used for returns from subroutines, as well as for other jumps with run-time calculated addresses. The return addresses are typically loaded by an **LDC** instruction. Flags and their combinations can be used as jump conditions, as shown in Table 6.1 (Jump conditions). The instruction immediately before the **JRcc** must not change the flags that are used in the jump condition. Other flags can be changed. Unconditional return can be done with the “always” condition. Note the one delay slot associated to this instruction.

**Coding:**

```
0010 0000 0ddd dddd dddd dddd dddc cccc
```

```
0010 0000 1ddd dddd dddd dddr rrrc cccc
```

ddd = don’t care bits, ccccc = condition, rrr = Op1 (I0...I7)

**LDC**  
Load constant to a register  

\[
LDC\ constant,\ Op1;\ constant \rightarrow Op1 \\
\text{Flags: } \text{no change.}
\]

The register (Op1) coding is shown in Table 7.9 (Target full move). The assembler understands numbers in different bases (e.g., hexadecimal, decimal, binary), while the immediate is finally coded in binary format. A single constant load can be done in an instruction, and no parallel arithmetic can be used. The constant is LSB-aligned and sign extended if needed.

**Coding:**

```
0001 iiii iiii iiii iiii iiii iiii iiRR RRRR
```

RRRRRRR = Op1, iiiiiii = constant immediate.
LDX    Load register from X-memory

LDX (Op1), Op2;  X[Op1] → Op2, update Op1
Flags: X.

LDY    Load register from Y-memory

LDY (Op1), Op2;  Y[Op1] → Op2, update Op1
Flags: Y.

Coding (double full moves):

<table>
<thead>
<tr>
<th>31 28 27</th>
<th>14 13</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0011</td>
<td></td>
<td></td>
</tr>
<tr>
<td>X full move</td>
<td>Y full move</td>
<td></td>
</tr>
</tbody>
</table>

Coding (parallel full move):

<table>
<thead>
<tr>
<th>31 28 27 24 23 20 19 17 16 12 11 8 7 4 3 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>oooo dddd dddd dddd dddd b b FFFF FFFF FFFF</td>
</tr>
</tbody>
</table>

ooo0 = opcode allowing parallel moves, dddd = don’t care
b = bus X/Y (0/1), FFFF = full move bits of X/Y

Coding (parallel short moves):

<table>
<thead>
<tr>
<th>31 28 27 24 23 20 19 17 16 12 11 8 7 4 3 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>oooo dddd dddd dddd dddd x x x x x x x x y y y y y y y y</td>
</tr>
</tbody>
</table>

x x x x = short move bits of X, y y y y = short move bits of Y.

LDX    Load register from X memory with long address

Flags: X.

STX    Store register in X memory with long address

Flags: X.

Load or store a register from or to X memory. This instruction uses two index registers to generate a long (2×dataaddress) memory address. Op3 is always In, where Op2 is In.

Coding (parallel move):
**6. INSTRUCTION SET REFERENCE**

Table 6.2: Loop count register coding.

<table>
<thead>
<tr>
<th>Binary code</th>
<th>Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000a</td>
<td>A0...A1</td>
</tr>
<tr>
<td>0001a</td>
<td>B0...B1</td>
</tr>
<tr>
<td>0010a</td>
<td>C0...C1</td>
</tr>
<tr>
<td>0011a</td>
<td>D0...D1</td>
</tr>
<tr>
<td>01000</td>
<td>LR0</td>
</tr>
<tr>
<td>01001</td>
<td>LR1</td>
</tr>
<tr>
<td>01010</td>
<td>MR0</td>
</tr>
<tr>
<td>01011</td>
<td>MR1</td>
</tr>
<tr>
<td>01100</td>
<td>(reserved)</td>
</tr>
<tr>
<td>01101</td>
<td>LC (optional)</td>
</tr>
<tr>
<td>01110</td>
<td>LS (optional)</td>
</tr>
<tr>
<td>01111</td>
<td>LE (optional)</td>
</tr>
<tr>
<td>10rrr</td>
<td>I0...I7</td>
</tr>
<tr>
<td>11rrr</td>
<td>I8...I15 (optional)</td>
</tr>
</tbody>
</table>

**LOOP**  
Start a hardware loop, delayed

**LOOP Op1, addr; Op1 → LC, addr → LE, PC + 2 → LS**  
Flags: L=0.

This **optional** instruction starts a hardware loop. The instruction carries a register number, as encoded in Table 6.2 (Loop count), and an absolute loop end address which can be calculated by the assembler. The LE indicates the address of the last instruction within the loop body. The loop start is implicitly the second instruction from the **LOOP** instruction. See section 5.2 for details. Note the one delay slot associated to this instruction.

Coding:

```
+------------+-------------------+-------------------+-------------------+-------------------+-------------------+-------------------+-------------------+-------------------+-------------------+-------------------+-------------------+
| 31 28 27 24 23 20 19 16 15 12 11  8  7  4  3  0 | 0 0 1 0 1 nn nnn nnn nnn nnn nnn nnn nnd r r r r r |
```

rrrrr = Op1 (loop count), nn...nn = absolute loop end address.  
d = don’t care bit.
**6. INSTRUCTION SET REFERENCE**

**LSL**

Logical shift left

\[
LSL \ Op2, A_n; \ for \ each \ i < \ bits - 1 : Op2[i] \rightarrow A_n[i+1], 0 \rightarrow A_n[0] \\
\text{Flags: } Z, N, V, E, C=\text{op2 (bits-1)}.
\]

The instruction shifts left by one position. This instruction is implemented in hardware as \text{ADD Op2, Op2, A_n}. \textbf{Note!} \ P \ is not available as an operand for this instruction.

Coding:

\[
\begin{array}{cccccccc}
31 & 28 & 27 & 24 & 23 & 20 & 19 & 17 & 16 & 0 \\
0 & 1 & 0 & 0 & rrr & rrr & AAA & \text{parallel move}
\end{array}
\]

\(rrrr = \text{Op2, AAA = target register.}\)

**LSLC**

Logical shift left with carry

\[
LSLC \ Op2, A_n; \ for \ each \ i < \ bits - 1 : Op2[i] \rightarrow A_n[i+1], C \rightarrow A_n[0] \\
\text{Flags: } Z, N, V, E, C=\text{op2 (bits-1)}.
\]

The instruction shifts left by one position. This instruction is implemented in hardware as \text{ADDC Op2, Op2, A_n}. \textbf{Note!} \ P \ is not available as an operand for this instruction.

Coding:

\[
\begin{array}{cccccccc}
31 & 28 & 27 & 24 & 23 & 20 & 19 & 17 & 16 & 0 \\
1 & 0 & 0 & 0 & rrr & rrr & AAA & \text{parallel move}
\end{array}
\]

\(rrrr = \text{Op2, AAA = target register.}\)

**LSR**

Logical shift right

\[
LSR \ Op2, A_n; \ for \ each \ i > 0 : Op2[i] \rightarrow A_n[i-1], 0 \rightarrow A_n[msb] \\
\text{Flags: } Z, N, V, E, C=\text{op2 (0)}.
\]

The instruction shifts right by one position. The LSB bit is discarded, and zero is fed into the MSB bit. The operand (Op2) is encoded as described in Table 7.4 (ALU operand), and the result coding in Table 7.3.

Coding:

\[
\begin{array}{cccccccc}
31 & 28 & 27 & 24 & 23 & 20 & 19 & 17 & 16 & 0 \\
1 & 1 & 1 & 1 & 0 & 0 & 0 & 0 & rrr & AAA & \text{parallel move}
\end{array}
\]

\(rrrr = \text{Op2, AAA = target register.}\)

\textsuperscript{2}This instruction is implemented as a single instruction software macro.

---

Rev. 2.6 \hspace{1cm} Page 48 \hspace{1cm} March 8, 2001
LSRC Logical shift right with carry

\[
\text{LSRC } Op2, A_n; \quad \text{for each } i > 0 : \quad Op2[i] \rightarrow A_n[i - 1], \quad C \rightarrow A_n[msb]
\]

Flags: \(Z, N, V, E, C = \text{op2}(0)\).

The instruction shifts right by one position. The LSB bit is fed to carry, and carry is fed into the MSB bit. The operand (Op2) is encoded as described in Table 7.4 (ALU operand), and the result coding in Table 7.3.

Coding:

```
0 1 1 1 0 0 1 1 r r r r A A A parallel move
```

\[r r r = \text{Op2}, \quad A A A = \text{target register}.\]

MAC Multiply-accumulate

\[
\text{MAC } Op1, Op2, A_n; \quad A_n + P \rightarrow A_n, \quad Op1 \times Op2 \rightarrow P
\]

Flags: \(Z, N, V, E, C\).

The instruction performs one multiplication and adds the result of the previous multiplication (\(P\)) to a register. The multiplication operands are considered signed or unsigned (see MUL), multiplication mode and possible saturation are controlled by the appropriate mode bits.

Coding:

```
0 1 0 1 r r r m R R R A A A parallel move
```

\[r r r = \text{Op1}, \quad R R R = \text{Op2}, \quad A A A = \text{target register}, \quad m m = \text{data format}.\]

MSU Multiply-subtract

\[
\text{MSU } Op1, Op2, A_n; \quad A_n - P \rightarrow A_n, \quad Op1 \times Op2 \rightarrow P
\]

Flags: \(Z, N, V, E, C\).

The instruction performs one multiplication and subtracts the result of the previous multiplication (\(P\)) from a register. The multiplication operands are considered signed or unsigned (see MUL).

Coding:

```
0 1 1 1 r r r m R R R A A A parallel move
```

\[r r r = \text{Op1}, \quad R R R = \text{Op2}, \quad A A A = \text{target register}, \quad m m = \text{data format}.\]
**MUL** Multiply

\[ \text{MUL } Op1, Op2; \quad Op1 \times Op2 \rightarrow P \]

Flags: no change.

Performs one multiplication. The operands can be signed or unsigned, multiplication mode and possible saturation are controlled by the appropriate mode bits. There are different mnemonics for different format operands. The data format can be Op1 signed/Op2 signed (MULSS), Op1 unsigned/Op2 signed (MULUS), Op1 signed/Op2 unsigned (MULSU) or Op1 unsigned/Op2 unsigned (MULUU). The format SS is the default, and MULSS can thus be written as plain MUL.

Coding:

```
31 28 27 24 23 20 19 17 16 0
 1 1 1 1 1 1 m R R R r r r parallel move
```

\( r r r = \text{op}1, \quad R R R = \text{op}2, \quad m m = \text{data format}. \)

**MVX/MVY** Register-to-register move

\[ \text{MVX } Op1, Op2; \quad Op1 \rightarrow Op2 \]

Flags: no change.

Moves a register to another register using X or Y data bus. In parallel MVX, any register can be used as a source or target. The source is read on X bus, switched to Y bus and written from Y bus.

In double MVX/MVY, two moves can be performed with a single instruction. The source and destination registers must be from different execution units (ALU, DAG, PCU).

Coding (parallel move):

```
31 17 12 6 5 0
 0 1 0 0 s s s s s d d d d d
  arithmetic opcode
```

Coding (double move):

```
31 28 27 24 23 18 17 12 11 6 5 0
 0 0 1 0 1 0 1 s s s s s d d d d d d d d d n = \text{reserved}, \quad s s s s s s = \text{Y source}, \quad d d d d d d = \text{Y target}, \quad s s s s s s = \text{X source}, \quad d d d d d d = \text{X target}. \)
**NOP**  No operation

NOP;  *no effect*

Flags: no change.

A parallel move NOP is a load operation to NOP register. A total NOP is LDC to NOP.

Coding:

```
  31 28 27 24 23 20 19 17 16  0
  1 1 1 1 0 1 0 0 d d d d d d d  parallel move
```

```
ddd = don't care.
```

**NOT**  Bitwise logic NOT operation

\[
\text{NOT } Op2, A_n; \text{ for each } i : Op2[i] \rightarrow A_n[i]
\]

Flags: Z, N, V=0, E, C=0.

The operand (Op2) coding is shown in Table 7.4 (ALU operand), the target can be one of the registers. In hardware this is equal to an XOR with register ONES.

Coding:

```
  31 28 27 24 23 20 19 17 16  0
  1 1 0 1 1 0 0 1 r r r r A A A  parallel move
```

```
rrrr = Op2, AAA = target register.
```

**OR**  Bitwise logic OR operation

\[
\text{OR } Op1, Op2, A_n; \text{ for each } i : Op1[i] + Op2[i] \rightarrow A_n[i]
\]

Flags: Z, N, V=0, E, C=0.

The operands are encoded as described in Table 7.4 (ALU operand), and the result coding in Table 7.3. The target is one of the registers.

Coding:

```
  31 28 27 24 23 20 19 17 16  0
  1 1 0 0 r r r R R R R A A A  parallel move
```

```
rrrr = Op1, RRRR = Op2, AAA = target register.
```
**RESP**  
Restore P register

**RESP Op1, Op2; Op1 → P0 Op2 → P1**

Flags: no change.

This instruction restores the P contents from two arithmetic registers. The saving of the P shall be done as described in section 2.5. The operands are encoded as multiplication operands.

Coding:

```
   31 28 27 24 23 20 19 16 15 12 11  8  7  4  3  0
   0 0 1 0 0 0 1 0 dRRR rr r r d d d d d d d d d d
```

\( r r r = \text{Op1}, \ R R R = \text{Op2}, \ d d d = \text{don't care bits}. \)

**RETI**  
Delayed return from interrupt

**RETI; LR1 → PC**

Flags: \( L=0 \).

**RETI**  
Delayed return from interrupt

**RETI (Op1); LR1 → PC, Op1 → IPR0**

Flags: \( L=0 \).

The RETI instruction is used for returns from interrupts, similarly as JRcc is used for returns from subroutines. For description of interrupt mechanism and the correct use of RETI, see chapter 5.

Coding:

```
   31 28 27 24 23 20 19 16 15 12 11  8  7  4  3  0
   0 0 1 0 0 0 1 0 d d d d d d d d d d d d d d
```

```
   31 28 27 24 23 20 19 16 15 12 11  9  8  6  5  0
   0 0 1 0 0 0 1 l d d d d d d d d d d r r r d d d d d d
```

\( d d d = \text{don't care bits}, \ n n n = \text{absolute address}, \ r r r = \text{Op1 (I0...I7)} \)
6. INSTRUCTION SET REFERENCE

**STX**  
Store a register in X memory  
\[ \text{STX } Op1, (Op2); \; Op1 \rightarrow X[Op2], \; \text{update } Op2 \]  
Flags: X.

See **LDX** for the general load/store capability description and the encoding of the move fields.

**STY**  
Store a register in Y memory  
\[ \text{STY } Op1, (Op2); \; Op1 \rightarrow Y[Op2], \; \text{update } Op2 \]  
Flags: Y.

See **LDX** for the general load/store capability description and the encoding of the move fields.

**SUB**  
Subtraction of two operands  
\[ \text{SUB } Op1, Op2, A_n; \; Op1 - Op2 \rightarrow A_n \]  
Flags: Z, N, V, E, C.

The operand coding is shown in Table 7.4 (ALU operand), and the result coding in Table 7.3.

Coding:

\[
\begin{array}{cccccc}
31 & 28 & 27 & 24 & 23 & 20 & 19 & 17 & 16 & 0 \\
0110 & RRRR & rrrr & AAA & \text{parallel move} \\
\end{array}
\]

\[ RRRR = Op1, \; rrrr = Op2, \; AAA = \text{target register.} \]

**SUBC**  
Subtraction of two operands with carry  
\[ \text{SUBC } Op1, Op2, A_n; \; Op1 - Op2 - C \rightarrow A_n \]  
Flags: Z, N, V, E, C.

The operand coding is shown in Table 7.4 (ALU operand), and the result coding in Table 7.3.

Coding:
### XOR

Bitwise logic XOR operation

\[
\text{XOR } \text{Op1}, \text{Op2}, A_n; \text{ for each } i: \text{Op1}[i] \oplus \text{Op2}[i] \rightarrow A_n[i]
\]

Flags: Z, N, V=0, E, C=0.

The operand coding of Op1 and Op2 is shown in Table 7.4 (ALU operand), and the result coding in Table 7.3. XOR has also been used to implement NOT.

### Coding:

<table>
<thead>
<tr>
<th>31</th>
<th>28</th>
<th>27</th>
<th>24</th>
<th>23</th>
<th>20</th>
<th>19</th>
<th>17</th>
<th>16</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1101</td>
<td>RRRR</td>
<td>rrrr</td>
<td>AAA</td>
<td></td>
<td>parallel move</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

RRRR = Op1, rrrr = Op2, AAA = target register.
6.5 Instruction Sequence Restrictions

There are certain sequences of instructions which, due to the pipelined execution, would produce undetermined results. These sequences are either flagged as errors by the software tools or masked off by the hardware.

6.5.1 Loop Register Restrictions

When either the LE, LC or LS register is loaded from memory with a LDX or LDY instruction, the loop end comparison is not done.

This means that loop registers can not be loaded by instruction whose address is LE – 2. If this is done, further loop rounds are ignored and the execution continues linearly.

The LDC instruction does not have this restriction and the loop hardware uses the value loaded with an LDC if it is needed on the same cycle. Also, the LOOP instruction does not have the restriction so single instruction loops are allowed.

illegal_example:
  ldc loop_end1,le
  ldx (i0),lc /* le comparison not done */
  nop
loop_end1:
  nop

legal_example:
  ldc 2,lc
  ldc loop_start,ls
  ldc loop_end2,le /* le comparison is done */
  nop
loop_end2:
  nop

6.5.2 Conditional Jump Restrictions

The instruction immediately before the jump instruction (JRcc or Jcc) must not change the flags that affect the jump condition.

For example, if the jump is a JCC (jump if carry clear) the instruction immediately before must not change the C flag. In practice, this means that instruction must not be an ALU instruction. X and Y flags can be changed since they do not affect the “carry clear” condition.
example1:
```assembly
ldx (i0)+1, NULL       /* must not change C flag */
jcc jump_target
nop                    /* jump delay slot */
```

dexample2:
```assembly
not a0,a1             /* must not change X flag */
jxs jump_target
nop                    /* jump delay slot */
```

The reason for this restriction is the fact that the jump condition is determined during the decode phase. In a normal (linear) execution, the instruction immediately before the jump does not affect the jump. The situation is different if the jump instruction is canceled due to an interrupt. When execution returns from the interrupt to the normal execution flow, the instruction immediately before the jump has been executed. The jump condition is determined again, this time with different flags.
Chapter 7

Instruction Coding

7.1 General Instruction Composition

The instruction is composed of a 4-bit opcode and additional fields as described below.

```
31 28  ....  6 5  0
  o o o o  i i i i i i i i i i i i i i i i i i i i   y y y y y y
  opcode  immediate  target

31 28 7  6 5  0
  o o o o  c c c c c c c c c c c c c c c c c c c c c c c c c c
  opcode  control code

31 28 7  6 5  0
  o o o o  x x x x x x x x x x x x x x x x x y y y y y y y y y y y y
  opcode  X full move  Y full move

31 28 7  6 5  0
  o o o o  a a a a a a a a a a a a a a m m m m m m m m m m m m m m
  opcode  arithmetic operands  parallel moves
```

7.2 Opcode Field

The encoding of operations is shown in Table 7.1. The control and double move extensions to the opcode are described in the following section.
### Table 7.1: Operation Codes

<table>
<thead>
<tr>
<th>Binary code</th>
<th>Operation</th>
<th>Parallel</th>
</tr>
</thead>
<tbody>
<tr>
<td>000X</td>
<td>LDC</td>
<td>none</td>
</tr>
<tr>
<td>0010</td>
<td>Control</td>
<td>none</td>
</tr>
<tr>
<td>0011</td>
<td>Double moves</td>
<td>none</td>
</tr>
<tr>
<td>0100</td>
<td>ADD</td>
<td>yes</td>
</tr>
<tr>
<td>0101</td>
<td>MAC</td>
<td>yes</td>
</tr>
<tr>
<td>0110</td>
<td>SUB</td>
<td>yes</td>
</tr>
<tr>
<td>0111</td>
<td>MSU</td>
<td>yes</td>
</tr>
<tr>
<td>1000</td>
<td>ADDC</td>
<td>yes</td>
</tr>
<tr>
<td>1001</td>
<td>SUBC</td>
<td>yes</td>
</tr>
<tr>
<td>1010</td>
<td>(reserved)</td>
<td></td>
</tr>
<tr>
<td>1011</td>
<td>AND</td>
<td>yes</td>
</tr>
<tr>
<td>1100</td>
<td>OR</td>
<td>yes</td>
</tr>
<tr>
<td>1101</td>
<td>XOR</td>
<td>yes</td>
</tr>
<tr>
<td>1110</td>
<td>(reserved)</td>
<td></td>
</tr>
<tr>
<td>1111</td>
<td>Single op instructions</td>
<td>yes</td>
</tr>
</tbody>
</table>

### 7.3 Control Code

The absolute address in jump instructions is at most 20 bits. The conditional jumps \( J_{cc} \) are taken when the condition given in the instruction is true. See Table 6.1 (Jump condition) for the condition field coding. The flag and mode bits can be masked by the implementation parameter Modemask, see Chapter 4.

Return (\( JR_{cc} \)) and return from interrupt (\( RETI \)) use the link registers to restore the \( \text{PC} \). The linking (return address storage) is done by a constant load instruction to the link register \( LR0 \) (the link register should be saved beforehand in case of a subroutine already being executed). The return address is calculated at compilation/linking time, not run-time. This allows also jumps by loading the link register and then executing the \( JR_{cc} \) instruction. The linking can be done also in the delay slot. The \( LR1 \) loading takes place automatically when interrupt processing is started.

In the (optional) loop instruction there is a register number containing the loop count. All registers except the double-size accumulators can be used. The loop end address is given as an immediate (at most 20 bits) value. The loop start address will be loaded automatically from the \( \text{PC} \). The register field encoding is given in Table 6.2 (Loop count). The loop registers (\( LC, LS, LE \)) should not be loaded within the two instructions preceding a loop end to avoid implementation-dependent ambiguities in the loop behavior.

In the full size moves, the load/store operations can use all the addressing modes and all registers. These moves do not allow any control operations in parallel. See section 7.5
### Table 7.2: Control Codes.

<table>
<thead>
<tr>
<th>Binary code</th>
<th>Operation</th>
<th>Sub-fields</th>
<th>Additional fields</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000ddddddddd</td>
<td>JRcc</td>
<td></td>
<td>condition</td>
</tr>
<tr>
<td>0001ddddddddd</td>
<td>RETI</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0010dxxxyyyd</td>
<td>RESP</td>
<td>x = op2, y = op1</td>
<td></td>
</tr>
<tr>
<td>01nnnnnnnnnn</td>
<td>LOOP</td>
<td>n = loop end msb</td>
<td>loop end lsb, register (loop count)</td>
</tr>
<tr>
<td>1000nnnnnnnn</td>
<td>Jcc</td>
<td>n = address msb</td>
<td>address lsb, condition</td>
</tr>
<tr>
<td>1001nnnnnnnn</td>
<td>CALLcc</td>
<td>n = address msb</td>
<td>address lsb, condition</td>
</tr>
<tr>
<td>1010nnnnnnnn</td>
<td>JMPi</td>
<td>n = address msb</td>
<td>address lsb, index reg</td>
</tr>
<tr>
<td>1011nnnnnnnn</td>
<td>MVX/MVY</td>
<td></td>
<td>move fields</td>
</tr>
<tr>
<td>1101nnnnnnnn</td>
<td>HALT</td>
<td></td>
<td></td>
</tr>
<tr>
<td>111000000000</td>
<td>...</td>
<td>(reserved)</td>
<td></td>
</tr>
<tr>
<td>111111111111</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

for move encoding.

RESP is a special instruction to restore the $P$ register.

The rest of the control codes are reserved for future extensions.
### 7.4 Arithmetic Operands

The operands of two-operand arithmetic and logic instructions (ADD, SUB, AND, OR, XOR) are encoded in the second field of these instructions. The field is composed as follows:

![Encoding of two-operand instructions](image)

In MAC:

![Encoding of MAC instructions](image)

Table 7.4 (ALU operand) gives the encoding of Op1 and Op2 of the ALU (fields alu op1 & alu op2). S denotes sign extension.

Table 7.5 (Mul operand) gives the encoding of fields mac op1 and mac op2.

The opcode of single-operand arithmetic and logic instructions (ABS, LSR and MUL) is encoded in the first operand field. The encoding is:

![Encoding of single-operand instructions](image)

In MUL:

![Encoding of MUL instructions](image)
### Table 7.4: ALU operand encoding.

<table>
<thead>
<tr>
<th>Binary code</th>
<th>register</th>
<th>composition</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>A0</td>
<td>S:A0:0000</td>
</tr>
<tr>
<td>0001</td>
<td>A1</td>
<td>S:A1:0000</td>
</tr>
<tr>
<td>0010</td>
<td>B0</td>
<td>S:B0:0000</td>
</tr>
<tr>
<td>0011</td>
<td>B1</td>
<td>S:B1:0000</td>
</tr>
<tr>
<td>0100</td>
<td>C0</td>
<td>S:C0:0000</td>
</tr>
<tr>
<td>0101</td>
<td>C1</td>
<td>S:C1:0000</td>
</tr>
<tr>
<td>0110</td>
<td>D0</td>
<td>S:D0:0000</td>
</tr>
<tr>
<td>0111</td>
<td>D1</td>
<td>S:D1:0000</td>
</tr>
<tr>
<td>1000</td>
<td>NULL</td>
<td>0:0000:0000</td>
</tr>
<tr>
<td>1001</td>
<td>ONES</td>
<td>F:FFFF:FFFFF</td>
</tr>
<tr>
<td>1010</td>
<td>(reserved)</td>
<td>(reserved)</td>
</tr>
<tr>
<td>1011</td>
<td>P</td>
<td>S:P1:P0</td>
</tr>
<tr>
<td>1100</td>
<td>A</td>
<td>A2:A1:A0</td>
</tr>
<tr>
<td>1101</td>
<td>B</td>
<td>B2:B1:B0</td>
</tr>
<tr>
<td>1110</td>
<td>C</td>
<td>C2:C1:C0</td>
</tr>
<tr>
<td>1111</td>
<td>D</td>
<td>D2:D1:D0</td>
</tr>
</tbody>
</table>

### Table 7.5: Mul operand.

<table>
<thead>
<tr>
<th>Binary code</th>
<th>register</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>A0</td>
</tr>
<tr>
<td>001</td>
<td>A1</td>
</tr>
<tr>
<td>010</td>
<td>B0</td>
</tr>
<tr>
<td>011</td>
<td>B1</td>
</tr>
<tr>
<td>100</td>
<td>C0</td>
</tr>
<tr>
<td>101</td>
<td>C1</td>
</tr>
<tr>
<td>110</td>
<td>D0</td>
</tr>
<tr>
<td>111</td>
<td>D1</td>
</tr>
</tbody>
</table>
### Table 7.6: Mul mode.

<table>
<thead>
<tr>
<th>Binary code</th>
<th>op1</th>
<th>op2</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>signed</td>
<td>signed</td>
</tr>
<tr>
<td>01</td>
<td>signed</td>
<td>unsigned</td>
</tr>
<tr>
<td>10</td>
<td>unsigned</td>
<td>signed</td>
</tr>
<tr>
<td>11</td>
<td>unsigned</td>
<td>unsigned</td>
</tr>
</tbody>
</table>

### Table 7.7: Single operand ALU instructions.

<table>
<thead>
<tr>
<th>Binary code</th>
<th>Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>ABS</td>
</tr>
<tr>
<td>0001</td>
<td>ASR</td>
</tr>
<tr>
<td>0010</td>
<td>LSR</td>
</tr>
<tr>
<td>0011</td>
<td>LSRC</td>
</tr>
<tr>
<td>0100</td>
<td>NOP</td>
</tr>
<tr>
<td>0101</td>
<td>(reserved)</td>
</tr>
<tr>
<td>1101</td>
<td></td>
</tr>
<tr>
<td>111X</td>
<td>MUL</td>
</tr>
</tbody>
</table>

Table 7.6 (Mul mode) gives the encoding of the mode field.

The result sub-field encoding is shown in Table 7.3.

Table 7.4 (ALU operand) gives the encoding of Op2 of the ALU (field alu op2).

The single-operand opcode encoding is given in Table 7.7.
7.5  Move Encoding

The move instructions are LDX, LDY, STX and STY, the X and Y denoting the desired data bus to be used. There can be a maximum of two moves (loads or stores) in parallel, one operating on the X bus and the other on Y bus. Constant loading is described separately in section 7.7.

There are two kinds of moves: full moves and short moves.

The short moves use a restricted set of registers and restricted addressing modes. The full moves have all registers and all addressing modes available.

The parallel moves can be done together with arithmetic operations, and can either be one full or two short moves. Double full move instruction has two full moves, but can not be executed in parallel with other instructions.

The full move field is always the following 14-bit control field:

\[
\begin{array}{cccccc}
13 & 10 & 9 & 6 & 5 & 0 \\
\text{srrr} & \text{pppp} & \text{RRRRR}
\end{array}
\]

In short moves the move field is as follows:

\[
\begin{array}{cccccc}
13 & 10 & 9 & 6 & 5 & 0 \\
\text{srrr} & \text{p000} & 000 & \text{RRR}
\end{array}
\]

\(s = \text{store/load, r = address register, p = post modification mode, R = move source/destination register.}\)

In the double full move the 14-bit fields come directly after the instruction.

\[
\begin{array}{cccccc}
27 & 14 & 13 & 0 \\
\text{srrrppppRRRRRR} & \text{srrrppppRRRRRR}
\end{array}
\]

X full move  Y full move

Parallel move can be either one full move, two short moves or one register-to-register move. The coding of parallel moves is:

\[
\begin{array}{cccccc}
16 & 14 & 13 & 0 \\
\text{b0} & \text{srrrppppRRRRRR}
\end{array}
\]

\(b = \text{bus (0=X,1=Y)}\)

\[
\begin{array}{cccccc}
16 & 15 & 8 & 7 & 0 \\
1 & \text{srrrppRRR} & \text{srrrppRRR}
\end{array}
\]

X short move  Y short move
Table 7.8: Registers in short move.

<table>
<thead>
<tr>
<th>Binary code</th>
<th>Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>00a</td>
<td>A0...A1</td>
</tr>
<tr>
<td>01a</td>
<td>B0...B1</td>
</tr>
<tr>
<td>10a</td>
<td>C0...C1</td>
</tr>
<tr>
<td>11a</td>
<td>D0...D1</td>
</tr>
</tbody>
</table>

The coding of the store/load bit is given in Table 7.10. The rrr register is the number of the desired address register. The src/dest register number (RRR)RRR is given in Table 7.9 (Source and target), and the addressing mode in Table 7.11. See also section 7.6 for further description of the addressing modes available. The post modification pppp is a four-bit two’s complement number (-7 ... +7), which is added to the address register. The code -8 is for the additional address post modification modes found in \( \overline{n} \).

The \( \overline{n} \) is the index register the number of which is generated by inverting the LSB bit of the number of register \( \overline{n} \). It is recommended to use the odd-numbered registers as \( \overline{n} \) and even as \( \overline{n} \). The modifier register set \( m \) (in the basic version aliased to the odd \( \overline{n} \)) can be used instead of the \( \overline{n} \). If even \( \overline{n} \) and even \( m \) are used in the basic version, the code will be transferable to versions with an additional dedicated modifier register set. The post modifications by the \( \overline{n} \) (\( m \)) are defined in Table 7.12.

### 7.6 Addressing Modes

The addressing modes and their availability in short and full formats are summarized in Table 7.13. The addressing modes available in the implementation are controlled by the parameter *Addressing mode mask*, which has enable bits for the modulo, bit-reversal and (reserved) addressing modes in the following manner:

```
(reserved) bitrev modulo
```

The modulus \( m \) is given by the lower end of \( \overline{n} \) (word length – 3 bits) in unsigned format such that the third bit from the MSB end of \( \overline{n} \) defines whether to add or subtract. In the \( \pm m \) case, the \( m \) is a (word length – 2 bit) two’s complement number, where the
### Table 7.9: Registers in full move.

<table>
<thead>
<tr>
<th>Binary code</th>
<th>Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>00000a</td>
<td>A0 ... A1</td>
</tr>
<tr>
<td>00001a</td>
<td>B0 ... B1</td>
</tr>
<tr>
<td>00010a</td>
<td>C0 ... C1</td>
</tr>
<tr>
<td>00011a</td>
<td>D0 ... D1</td>
</tr>
<tr>
<td>001000</td>
<td>LR0</td>
</tr>
<tr>
<td>001001</td>
<td>LR1</td>
</tr>
<tr>
<td>001010</td>
<td>MR0</td>
</tr>
<tr>
<td>001011</td>
<td>MR1</td>
</tr>
<tr>
<td>001100</td>
<td>NULL (update index reg &amp; flags)</td>
</tr>
<tr>
<td>001101</td>
<td>LC (optional)</td>
</tr>
<tr>
<td>001110</td>
<td>LS (optional)</td>
</tr>
<tr>
<td>001111</td>
<td>LE (optional)</td>
</tr>
<tr>
<td>010rrr</td>
<td>I0 ... I7</td>
</tr>
<tr>
<td>011rrr</td>
<td>I8 ... I15 (optional)</td>
</tr>
<tr>
<td>100000</td>
<td>A2 (optional)</td>
</tr>
<tr>
<td>100001</td>
<td>B2 (optional)</td>
</tr>
<tr>
<td>100010</td>
<td>C2 (optional)</td>
</tr>
<tr>
<td>100011</td>
<td>D2 (optional)</td>
</tr>
<tr>
<td>100100</td>
<td>Move NOP (no updates)</td>
</tr>
<tr>
<td>100101</td>
<td>... reserved</td>
</tr>
<tr>
<td>111101</td>
<td></td>
</tr>
<tr>
<td>111110</td>
<td>IPR0</td>
</tr>
<tr>
<td>111111</td>
<td>IPR1</td>
</tr>
</tbody>
</table>

### Table 7.10: Load/Store coding.

<table>
<thead>
<tr>
<th>Binary code</th>
<th>Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>load</td>
</tr>
<tr>
<td>1</td>
<td>store</td>
</tr>
</tbody>
</table>

### Table 7.11: Addressing Modes.

<table>
<thead>
<tr>
<th>Binary code</th>
<th>Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>rrrpppp</td>
<td>indirect [In] with post modify by pppp (-7...+7)</td>
</tr>
<tr>
<td>rrr1000</td>
<td>indirect [In] with post modification specified in In</td>
</tr>
</tbody>
</table>
Table 7.12: Modifications by the $\text{In}$ register.

<table>
<thead>
<tr>
<th>Binary code</th>
<th>Modification</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>$\text{In} = (\text{In} + m)$ (m positive)</td>
</tr>
<tr>
<td>001</td>
<td>$\text{In} =$ (reserved)</td>
</tr>
<tr>
<td>010</td>
<td>$\text{In} = (\text{In} + 2^m m)$ (optional)</td>
</tr>
<tr>
<td>011</td>
<td>$\text{In} = (\text{In} - 2^m m)$ (optional)</td>
</tr>
<tr>
<td>100</td>
<td>$\text{In} = (\text{In} + + m)$ (optional)</td>
</tr>
<tr>
<td>101</td>
<td>$\text{In} = (\text{In} - - m)$ (optional)</td>
</tr>
<tr>
<td>110</td>
<td>$\text{In} = (\text{In} + m)$ bit reverse (optional)</td>
</tr>
<tr>
<td>111</td>
<td>$\text{In} = (\text{In} + m)$ (m negative)</td>
</tr>
</tbody>
</table>

The sign is automatically in the three MSB bits of $\text{In}$. In the basic version only the $\pm m$ modifications are implemented.

### 7.7 Constant Loading

The additional fields in the constant load instruction $\text{LDC}$ look like:

```
          27  6
immediate 6 5 0
           register
```

The immediates are assumed signed and will be sign extended if the register is wider than the immediate. In case there are more bits in the immediate than in the register to be loaded, the LSB part is taken. The register number is encoded as in the full addressing load/stores, shown in Table 7.9.
Table 7.13: Addressing mode summary.

<table>
<thead>
<tr>
<th>Mode</th>
<th>full move code</th>
<th>short move code</th>
<th>(I_n)</th>
<th>parameter</th>
</tr>
</thead>
<tbody>
<tr>
<td>Linear post-inc/dec</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>((I_n))</td>
<td>srrr0000RRRRRR</td>
<td>srr0RRR</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>((I_n)++)</td>
<td>srrr0001RRRRRR</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>((I_n)+2)</td>
<td>srrr0010RRRRRR</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>((I_n)+3)</td>
<td>srrr0011RRRRRR</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>((I_n)+4)</td>
<td>srrr0100RRRRRR</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>((I_n)+5)</td>
<td>srrr0101RRRRRR</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>((I_n)+6)</td>
<td>srrr0110RRRRRR</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>((I_n)+7)</td>
<td>srrr0111RRRRRR</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>((I_n))--</td>
<td>srrr1111RRRRRR</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>((I_n))--2</td>
<td>srrr1110RRRRRR</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>((I_n))--3</td>
<td>srrr1101RRRRRR</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>((I_n))--4</td>
<td>srrr1100RRRRRR</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>((I_n))--5</td>
<td>srrr1011RRRRRR</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>((I_n))--6</td>
<td>srrr1010RRRRRR</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>((I_n))--7</td>
<td>srrr1001RRRRRR</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>((I_n))*</td>
<td>Linear post-inc/dec</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>((I_n)+m, m \geq 0)</td>
<td>srrr1000RRRRRR</td>
<td>srrr1RRR</td>
<td>000 mmmm...mmmm</td>
<td>—</td>
</tr>
<tr>
<td>((I_n)+m, m &lt; 0)</td>
<td>srrr1000RRRRRR</td>
<td>srrr1RRR</td>
<td>111 mmmm...mmmm</td>
<td>—</td>
</tr>
<tr>
<td>((I_n))*</td>
<td>Modulo post-inc/dec</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>((I_n)+m % m)</td>
<td>srrr1000RRRRRR</td>
<td>srrr1RRR</td>
<td>100 mmmm...mmmm</td>
<td>amm[0]</td>
</tr>
<tr>
<td>((I_n)--m % m)</td>
<td>srrr1000RRRRRR</td>
<td>srrr1RRR</td>
<td>101 mmmm...mmmm</td>
<td>amm[0]</td>
</tr>
<tr>
<td>((I_n)+2m % m)</td>
<td>srrr1000RRRRRR</td>
<td>srrr1RRR</td>
<td>010 mmmm...mmmm</td>
<td>amm[0]</td>
</tr>
<tr>
<td>((I_n)--2m % m)</td>
<td>srrr1000RRRRRR</td>
<td>srrr1RRR</td>
<td>011 mmmm...mmmm</td>
<td>amm[0]</td>
</tr>
<tr>
<td>((I_n))*</td>
<td>Bit reversal</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>((I_n)+m) bit-rev</td>
<td>srrr1000RRRRRR</td>
<td>srrr1RRR</td>
<td>110 mmmm...mmmm</td>
<td>amm[1]</td>
</tr>
<tr>
<td>Register as source/destination</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(A_n)</td>
<td>srrppppp000RRR</td>
<td>srrpRRR</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>(A_n) ext</td>
<td>srrppppp1000RR</td>
<td>N/A</td>
<td>—</td>
<td>g &gt; 0</td>
</tr>
<tr>
<td>LR0, LR1</td>
<td>srrpppp00100R</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>MR0, MR1</td>
<td>srrppppp00101R</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>NULL</td>
<td>srrppppp001100</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>NOP</td>
<td>srrppppp100100</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>LC</td>
<td>srrppppp001101</td>
<td>N/A</td>
<td>—</td>
<td>lc \geq 1</td>
</tr>
<tr>
<td>LS</td>
<td>srrppppp001110</td>
<td>N/A</td>
<td>—</td>
<td>lc \geq 1</td>
</tr>
<tr>
<td>LE</td>
<td>srrppppp001111</td>
<td>N/A</td>
<td>—</td>
<td>lc \geq 1</td>
</tr>
<tr>
<td>(I_n, n=0\ldots7)</td>
<td>srrppppp010RRR</td>
<td>N/A</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>(M_n, n=0\ldots7)</td>
<td>srrppppp011RRR</td>
<td>N/A</td>
<td>—</td>
<td>iregs = 16</td>
</tr>
</tbody>
</table>
Chapter 8

Software Examples

8.1 Single-Precision FIR Transversal Filter

This code implements an single-precision single-sample direct-form (transverse) 16-stage FIR filter. The input and the coefficients are 16 bits wide, the intermediate results being 32 bits.

```
.fract 15

.sect data_x, XData
delay:
.zero 15 // x[-15]...x[-1] (delay line) at startup
input:
.uword 0x1234 // x[0] at startup
output:
.zero 1

.sect data_y, YData
coeff:
.zero 16

.sect code, Single_precision_FIR
fir:
  LDC 0x400,mr0   // fractional & saturation mode
  LDC input,i0    // point to the newest sample
  LDC 0xa00f,i1   // modulo -1 addressing
                 // (could be linear -1)
  LDC coef,i2
  LDC 1,i3        // post-increment by 1 addressing
  LDC output,i4   // pointer to output buffer
  AND a,NULL,a; LDX (i0)*,b1; LDY (i2)*,b0
```
8. SOFTWARE EXAMPLES

8.2 Double-Precision FIR Transversal Filter

This code implements an double-precision single-sample FIR filter. The input and the filter coefficients are 32 bits wide, the intermediate results 64 bits.

Algorithm:
\[(A \times 2^{16} + B) \times (C \times 2^{16} + D) = AC \times 2^{32} + AD \times 2^{16} + BC \times 2^{16} + BD\]

In this example, AC is first added to a-reg, then BD to b-reg, and after that BC to a1:b0 and finally AD to a1:b0.

\[.fract 15\]

.data_x, XData
input:
input_hi:
.uword 0x9234,0x6666,0x7654
.zero 14
output:
output_hi:
.zero 16
coeff:
coeff_hi:
.uword 0x8001,0xffff,0x5656
.zero 14

.data_y, YData
input_lo:
.uword 0x5678,0x4444,0x9f01
.zero 14
output_lo:
.zero 16


```assembly
coef_lo:
.uword 0xffff,0xeeee,0xaeae
.zero 14

.sect code,Double_precision_FIR
fir:
    /* Double precision single-sample FIR */
    LDC 0x200,mr0
    LDC input,i0
    LDC 0xa00f,i1 // modulo -1 addressing
    //
    LDC 1,i1
    LDC coef,i2
    LDC 1,i3
    AND a,NULL,a  // intermediate results in a:b
    AND b,NULL,b  // set result to zero
    LDC 15,ls // 16 stages
    LOOP ls,firloop
    LDC output,i4
    /* Next sample from delay line -> c, next coefficients -> d */
    LDX (i0),c1; LDY (i0),c0
    LDX (i2),d1; LDY (i2)*,d0
    /* 32x32-bit MAC with 64-bit result */
    MULUU c0,d0
    ADD b,p,b
    MULSS c1,d1
    ADDC a,p,a
    MULUS c0,d1
    ADD NULL,p,c
    ADD c0,b1,b1; LDX (i0)*,c0
    LDC 1,d1
    MULSS d1,c1 // sign extend BC(31..16)
    ADDC a,p,a
    MULSU c0,d0
    ADD NULL,p,c
    ADD c0,b1,b1
    MULSS d1,c1 // sign extend AD(31..16)
    firloop:
    ADDC a,p,a // result after this stage in a:b
    /* scale result to Q31 and store */
    LSL b,b
    LSLC a,a
    STX a1,(i4); STY a0,(i4)+1 // store output
endfir:
```
8.3 Cascaded Biquad IIR Filter

This code implements a single-sample IIR filter as a cascade of second-order biquad sections. The number of sections in this example is 8.

```
.fRACT 15

#define Biquads 8

.sect data_x, XData
dly: // delay line, z(-2)’s
  .uWord 0x11,0x22,0x33,0x44,0x55,0x66,0x77,0x88 // Biquads
coef: // coefficients, a11, b11, a12,...
  .uWord 0x100,0x200,0x300,0x400// 2*Biquads
  .uWord 0x500,0x600,0x700,0x800
  .uWord 0x1100,0x1200,0x1300,0x1400
  .uWord 0x1500,0x1600,0x1700,0x1800
input:
  .uWord 0x1234
output:
  .Zero 1

.sect data_y, YData
dly_1: // delay line, z(-1)’s
  .uWord 0x111,0x222,0x333,0x444 // Biquads
  .uWord 0x555,0x666,0x777,0x888
coef_1: // coefficients, a21, b21, a22,...
  .uWord 0x2100,0x2200,0x2300,0x2400 // 2*Biquads
  .uWord 0x2500,0x2600,0x2700,0x2800
  .uWord 0x3100,0x3200,0x3300,0x3400
  .uWord 0x3500,0x3600,0x3700,0x3800

.sect code, Biquad_IIR
iir:
  LDC 0x400, mr0
  LDC input, i0
  AND a0, NULL, a0; LDX (i0), a1 // input -> a
  LDC dly, i0
  LDC coef, i2
  LDC 1, i3
```
LDC    BIQUADS-1,ls
LOOP   ls,biquadloop
LDC    output,i4
LDX    (i2),b0; LDY (i0),b1 // all -> b0, z(-1) -> b1
MUL    b0,b1; LDX (i0),b0; LDY (i2)*,c0 // z(-2) -> b0, a21 -> c0
MAC    b0,c0,a; LDX (i2),c0; LDY (i2)*,c1 // b11 -> c0, b21 -> c1
MAC    c0,b1,a; STX b1,(i0) // z(-2) = z(-1)
MAC    c1,b0,a; STY a1,(i0)+1 // z(-1) = t
biquadloop:
ADD    a,p,a  // result after this biquad to a-reg.

STX    a1,(i4) // store output

iirend:
.end

8.4 Single-Precision Matrix Multiply

C = A × B matrix multiplication, matrix dimensions: A[5][4], B[4][3], C[5][3].

Note: to test with integers, use mode 0x600 instead of 0x400 and store a0 (or the whole a-reg.) instead of a1.

.fract 15

/* Matrices’ dimensions */
#define RA 5
#define CA 4
#define RB CA
#define CB 3
#define RC RA
#define CC CB

.sect data_x,XData
matrixA:
.uword 1,2,3,4
.uword 5,6,7,8
.uword 9,1,2,3
.uword 4,5,6,7
.uword 8,9,1,2

.sect data_y,YData
matrixB:
.uword 12,13,14
.uword 15,16,17
.uword 18,19,20
.uword 21,22,23
matrixC:
.zero 15

.sect code, Matrix_Multiply
mult:
    LDC 0x400, mr0 // saturation & fractional mode
    LDC matrixA, i0
    LDC 1, i1
    LDC matrixB, i2
    LDC CB, i3
    LDC matrixC, i4
    LDC CA-1, c0 // loop counter for one output value
    LDC RC, d0 // loop counter for rows
nextrow:
    LDC CC, d1 // loop counter for columns
nextcolumn:
    AND a, NULL, a; LDX (i0)*, b1; LDY (i2)*, b0 // out=0 -> a
    LOOP c0, inloop
    MUL b0, b1; LDX (i0)*, b1; LDY (i2)*, b0
inloop:
    MAC b0, b1, a; LDX (i0)*, b1; LDY (i2)*, b0 // out+=A[i][k]*B[k][j]
    LDC -(CA+2), i1 // modify addresses before
    LDC 1-CB*(CA+2), i3 // the next round (next column)
    LDX (i2)*, NULL; STY a1, (i4)+1 // store C[i][j]
    ADD d1, ONES, d1; LDX (i0)*, NULL
    LDC 1, i1 // restore modifiers
    JZC nextcolumn
    LDC CB, i3
    LDC CA, i1 // modify addresses before
    LDC -CB, i3 // the next round (next row)
    ADD d0, ONES, d0; LDX (i0)*, NULL
    LDX (i2)*, NULL
    LDC 1, i1 // restore modifiers
    JZC nextrow
    LDC CB, i3
endmult:
8.5 Floating-Point Multiplication and Addition

Single-precision, i.e., a0 exponent (16 bits signed), a1 mantissa 1.15 format (Q15) (from -1.0 to 0.9999999...9).

f_mul multiplies a and b and puts result in c, f_add is the addition routine (c = a + b) and f_sub is the subtraction (c = a - b).

```
.fRACT 15

// Maximum difference in exponents
// If the difference is greater, no calculation is done
// and larger number is returned
#define _F_MAX_EXP_DIFF 16
// Stack pointer index register
#define SP i6

.seCT code,Floating_point
// Fractional mode must be set, saturation mode must be unset
// e.g. LDC 0x0000,Mr0
// a * b -> c
f_mul:
    MULSS a1,b1
    ADD NULL,p,c     // truncate mode
    J f_norm_res

ADD a0,b0,d0
/* a + b -> c */
f_add:
    SUB a0,b0,d0; LDX (i6)+1,NULL
    // make room to stack
    LDC _F_MAX_EXP_DIFF,d1
    JGE $1     // exp(a) >= exp(b)

ADD a,NULL,c     // swap a,b
ADD b,NULL,a
ADD c,NULL,b
SUB a0,b0,d0
/* exp(a) >= exp(b) */
```
$1:
/* check the difference in exponents, save loop hw status */
SUB   d0,d1,d1; STX lc,(i6)+1
STX   ls,(i6); STY le,(i6)
JGE   $2     // a is much bigger than b, return a
AND   b0,NULL,b0 // zero lsp

/* shift a & b right 1 times to avoid overflow in add later */
/* loop shifts b 1 extra times */

/* shift b until it has the same exponent */
LOOP   d0,$3
SUB   a0,ONES,d0    // make result have exp(a)+1

$3:
ASR   b,b

/* shift a 1 time, restore loop hw */
AND   a0,NULL,a0; LDY (i6),le    // zero lsp
ASR   a,a; LDX (i6)-1,ls

/* a & b now have the same exp */
J      f_norm_res
ADD   a,b,c; LDX (i6)-1,lc // do the add

/* return a */
$2:
J f_norm
ADD   a,NULL,c

/* a - b -> c */
f_sub:
J      f_add    // calculate a + (-b)
SUB   NULL,b1,b1   // negate b1

/* Subroutines called by f_add, f_sub and f_mul */
// f_norm_res
// d0 exp
// cl:c0 mantissa
// norm(c) -> c

f_norm_res:
ADD   c,NULL,c    // test mantissa for zero
NOP
JZC $1 // result is not zero
NOP
JR
AND c0, NULL, c0 // force exp to zero
$1:
ADD c1,c1,d1 // shift left for xor
XOR c1,d1,d1
NOP
JNS $2 // normalized, exit
ADD d0,ONES,d0
J $1
ADD c,c,c // shift left

/* exit, first adjust c0 by 1 */
$2:
JR
SUB d0,ONES,c0 // adjust back

f_norm:
ADD c0,NULL,d0
J f_norm_res
AND c0,NULL,c0

.end